sh_eth: fix EESIPR values for SH77{34|63}
[linux/fpc-iii.git] / Documentation / devicetree / bindings / display / msm / mdp4.txt
blob3c341a15ccdc6a51ad3bf313d2b0ec9566a0d5f9
1 Qualcomm adreno/snapdragon MDP4 display controller
3 Description:
5 This is the bindings documentation for the MDP4 display controller found in
6 SoCs like MSM8960, APQ8064 and MSM8660.
8 Required properties:
9 - compatible:
10   * "qcom,mdp4" - mdp4
11 - reg: Physical base address and length of the controller's registers.
12 - interrupts: The interrupt signal from the display controller.
13 - clocks: device clocks
14   See ../clocks/clock-bindings.txt for details.
15 - clock-names: the following clocks are required.
16   * "core_clk"
17   * "iface_clk"
18   * "bus_clk"
19   * "lut_clk"
20   * "hdmi_clk"
21   * "tv_clk"
22 - ports: contains the list of output ports from MDP. These connect to interfaces
23   that are external to the MDP hardware, such as HDMI, DSI, EDP etc (LVDS is a
24   special case since it is a part of the MDP block itself).
26   Each output port contains an endpoint that describes how it is connected to an
27   external interface. These are described by the standard properties documented
28   here:
29         Documentation/devicetree/bindings/graph.txt
30         Documentation/devicetree/bindings/media/video-interfaces.txt
32   The output port mappings are:
33         Port 0 -> LCDC/LVDS
34         Port 1 -> DSI1 Cmd/Video
35         Port 2 -> DSI2 Cmd/Video
36         Port 3 -> DTV
38 Optional properties:
39 - clock-names: the following clocks are optional:
40   * "lut_clk"
42 Example:
44 / {
45         ...
47         hdmi: hdmi@4a00000 {
48                 ...
49                 ports {
50                         ...
51                         port@0 {
52                                 reg = <0>;
53                                 hdmi_in: endpoint {
54                                         remote-endpoint = <&mdp_dtv_out>;
55                                 };
56                         };
57                         ...
58                 };
59                 ...
60         };
62         ...
64         mdp: mdp@5100000 {
65                 compatible = "qcom,mdp4";
66                 reg = <0x05100000 0xf0000>;
67                 interrupts = <GIC_SPI 75 0>;
68                 clock-names =
69                     "core_clk",
70                     "iface_clk",
71                     "lut_clk",
72                     "hdmi_clk",
73                     "tv_clk";
74                 clocks =
75                     <&mmcc MDP_CLK>,
76                     <&mmcc MDP_AHB_CLK>,
77                     <&mmcc MDP_AXI_CLK>,
78                     <&mmcc MDP_LUT_CLK>,
79                     <&mmcc HDMI_TV_CLK>,
80                     <&mmcc MDP_TV_CLK>;
82                 ports {
83                         #address-cells = <1>;
84                         #size-cells = <0>;
86                                 port@0 {
87                                         reg = <0>;
88                                         mdp_lvds_out: endpoint {
89                                         };
90                                 };
92                                 port@1 {
93                                         reg = <1>;
94                                         mdp_dsi1_out: endpoint {
95                                         };
96                                 };
98                                 port@2 {
99                                         reg = <2>;
100                                         mdp_dsi2_out: endpoint {
101                                         };
102                                 };
104                                 port@3 {
105                                         reg = <3>;
106                                         mdp_dtv_out: endpoint {
107                                                 remote-endpoint = <&hdmi_in>;
108                                         };
109                                 };
110                 };
111         };