1 * UART (Universal Asynchronous Receiver/Transmitter)
11 - For Tegra20, must contain "nvidia,tegra20-uart"
12 - For other Tegra, must contain '"nvidia,<chip>-uart",
13 "nvidia,tegra20-uart"' where <chip> is tegra30, tegra114, tegra124,
14 tegra132, or tegra210.
16 - "ralink,rt2880-uart"
19 - "altr,16550-FIFO128"
22 - "serial" if the port type is unknown.
23 - reg : offset and length of the register set for the device.
24 - interrupts : should contain uart interrupt.
25 - clock-frequency : the input clock frequency for the UART
27 clocks phandle to refer to the clk used as per Documentation/devicetree
28 /bindings/clock/clock-bindings.txt
31 - current-speed : the current active speed of the UART.
32 - reg-offset : offset to apply to the mapbase from the start of the registers.
33 - reg-shift : quantity to shift the register offsets by.
34 - reg-io-width : the size (in bytes) of the IO accesses that should be
35 performed on the device. There are some systems that require 32-bit
36 accesses to the UART (e.g. TI davinci).
37 - used-by-rtas : set to indicate that the port is in use by the OpenFirmware
38 RTAS and should not be registered.
39 - no-loopback-test: set to indicate that the port does not implements loopback
41 - fifo-size: the fifo size of the UART.
42 - auto-flow-control: one way to enable automatic flow control support. The
43 driver is allowed to detect support for the capability even without this
45 - tx-threshold: Specify the TX FIFO low water indication for parts with
46 programmable TX FIFO thresholds.
51 Freescale DUART is very similar to the PC16552D (and to a
52 pair of NS16550A), albeit with some nonstandard behavior such as
53 erratum A-004737 (relating to incorrect BRK handling).
55 Represents a single port that is compatible with the DUART found
56 on many Freescale chips (examples include mpc8349, mpc8548,
57 mpc8641d, p4080 and ls2085a).
62 compatible = "ns8250";
63 reg = <0x80230000 0x100>;
64 clock-frequency = <3686400>;