sh_eth: fix EESIPR values for SH77{34|63}
[linux/fpc-iii.git] / drivers / clk / tegra / clk.h
blob6ba82ecffd4d40fdf4a00b366d8aaea5c12e3671
1 /*
2 * Copyright (c) 2012, NVIDIA CORPORATION. All rights reserved.
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
13 * You should have received a copy of the GNU General Public License
14 * along with this program. If not, see <http://www.gnu.org/licenses/>.
17 #ifndef __TEGRA_CLK_H
18 #define __TEGRA_CLK_H
20 #include <linux/clk-provider.h>
21 #include <linux/clkdev.h>
23 /**
24 * struct tegra_clk_sync_source - external clock source from codec
26 * @hw: handle between common and hardware-specific interfaces
27 * @rate: input frequency from source
28 * @max_rate: max rate allowed
30 struct tegra_clk_sync_source {
31 struct clk_hw hw;
32 unsigned long rate;
33 unsigned long max_rate;
36 #define to_clk_sync_source(_hw) \
37 container_of(_hw, struct tegra_clk_sync_source, hw)
39 extern const struct clk_ops tegra_clk_sync_source_ops;
40 extern int *periph_clk_enb_refcnt;
42 struct clk *tegra_clk_register_sync_source(const char *name,
43 unsigned long fixed_rate, unsigned long max_rate);
45 /**
46 * struct tegra_clk_frac_div - fractional divider clock
48 * @hw: handle between common and hardware-specific interfaces
49 * @reg: register containing divider
50 * @flags: hardware-specific flags
51 * @shift: shift to the divider bit field
52 * @width: width of the divider bit field
53 * @frac_width: width of the fractional bit field
54 * @lock: register lock
56 * Flags:
57 * TEGRA_DIVIDER_ROUND_UP - This flags indicates to round up the divider value.
58 * TEGRA_DIVIDER_FIXED - Fixed rate PLL dividers has addition override bit, this
59 * flag indicates that this divider is for fixed rate PLL.
60 * TEGRA_DIVIDER_INT - Some modules can not cope with the duty cycle when
61 * fraction bit is set. This flags indicates to calculate divider for which
62 * fracton bit will be zero.
63 * TEGRA_DIVIDER_UART - UART module divider has additional enable bit which is
64 * set when divider value is not 0. This flags indicates that the divider
65 * is for UART module.
67 struct tegra_clk_frac_div {
68 struct clk_hw hw;
69 void __iomem *reg;
70 u8 flags;
71 u8 shift;
72 u8 width;
73 u8 frac_width;
74 spinlock_t *lock;
77 #define to_clk_frac_div(_hw) container_of(_hw, struct tegra_clk_frac_div, hw)
79 #define TEGRA_DIVIDER_ROUND_UP BIT(0)
80 #define TEGRA_DIVIDER_FIXED BIT(1)
81 #define TEGRA_DIVIDER_INT BIT(2)
82 #define TEGRA_DIVIDER_UART BIT(3)
84 extern const struct clk_ops tegra_clk_frac_div_ops;
85 struct clk *tegra_clk_register_divider(const char *name,
86 const char *parent_name, void __iomem *reg,
87 unsigned long flags, u8 clk_divider_flags, u8 shift, u8 width,
88 u8 frac_width, spinlock_t *lock);
89 struct clk *tegra_clk_register_mc(const char *name, const char *parent_name,
90 void __iomem *reg, spinlock_t *lock);
93 * Tegra PLL:
95 * In general, there are 3 requirements for each PLL
96 * that SW needs to be comply with.
97 * (1) Input frequency range (REF).
98 * (2) Comparison frequency range (CF). CF = REF/DIVM.
99 * (3) VCO frequency range (VCO). VCO = CF * DIVN.
101 * The final PLL output frequency (FO) = VCO >> DIVP.
105 * struct tegra_clk_pll_freq_table - PLL frequecy table
107 * @input_rate: input rate from source
108 * @output_rate: output rate from PLL for the input rate
109 * @n: feedback divider
110 * @m: input divider
111 * @p: post divider
112 * @cpcon: charge pump current
113 * @sdm_data: fraction divider setting (0 = disabled)
115 struct tegra_clk_pll_freq_table {
116 unsigned long input_rate;
117 unsigned long output_rate;
118 u32 n;
119 u16 m;
120 u8 p;
121 u8 cpcon;
122 u16 sdm_data;
126 * struct pdiv_map - map post divider to hw value
128 * @pdiv: post divider
129 * @hw_val: value to be written to the PLL hw
131 struct pdiv_map {
132 u8 pdiv;
133 u8 hw_val;
137 * struct div_nmp - offset and width of m,n and p fields
139 * @divn_shift: shift to the feedback divider bit field
140 * @divn_width: width of the feedback divider bit field
141 * @divm_shift: shift to the input divider bit field
142 * @divm_width: width of the input divider bit field
143 * @divp_shift: shift to the post divider bit field
144 * @divp_width: width of the post divider bit field
145 * @override_divn_shift: shift to the feedback divider bitfield in override reg
146 * @override_divm_shift: shift to the input divider bitfield in override reg
147 * @override_divp_shift: shift to the post divider bitfield in override reg
149 struct div_nmp {
150 u8 divn_shift;
151 u8 divn_width;
152 u8 divm_shift;
153 u8 divm_width;
154 u8 divp_shift;
155 u8 divp_width;
156 u8 override_divn_shift;
157 u8 override_divm_shift;
158 u8 override_divp_shift;
161 #define MAX_PLL_MISC_REG_COUNT 6
163 struct tegra_clk_pll;
166 * struct tegra_clk_pll_params - PLL parameters
168 * @input_min: Minimum input frequency
169 * @input_max: Maximum input frequency
170 * @cf_min: Minimum comparison frequency
171 * @cf_max: Maximum comparison frequency
172 * @vco_min: Minimum VCO frequency
173 * @vco_max: Maximum VCO frequency
174 * @base_reg: PLL base reg offset
175 * @misc_reg: PLL misc reg offset
176 * @lock_reg: PLL lock reg offset
177 * @lock_mask: Bitmask for PLL lock status
178 * @lock_enable_bit_idx: Bit index to enable PLL lock
179 * @iddq_reg: PLL IDDQ register offset
180 * @iddq_bit_idx: Bit index to enable PLL IDDQ
181 * @reset_reg: Register offset of where RESET bit is
182 * @reset_bit_idx: Shift of reset bit in reset_reg
183 * @sdm_din_reg: Register offset where SDM settings are
184 * @sdm_din_mask: Mask of SDM divider bits
185 * @sdm_ctrl_reg: Register offset where SDM enable is
186 * @sdm_ctrl_en_mask: Mask of SDM enable bit
187 * @ssc_ctrl_reg: Register offset where SSC settings are
188 * @ssc_ctrl_en_mask: Mask of SSC enable bit
189 * @aux_reg: AUX register offset
190 * @dyn_ramp_reg: Dynamic ramp control register offset
191 * @ext_misc_reg: Miscellaneous control register offsets
192 * @pmc_divnm_reg: n, m divider PMC override register offset (PLLM)
193 * @pmc_divp_reg: p divider PMC override register offset (PLLM)
194 * @flags: PLL flags
195 * @stepa_shift: Dynamic ramp step A field shift
196 * @stepb_shift: Dynamic ramp step B field shift
197 * @lock_delay: Delay in us if PLL lock is not used
198 * @max_p: maximum value for the p divider
199 * @defaults_set: Boolean signaling all reg defaults for PLL set.
200 * @pdiv_tohw: mapping of p divider to register values
201 * @div_nmp: offsets and widths on n, m and p fields
202 * @freq_table: array of frequencies supported by PLL
203 * @fixed_rate: PLL rate if it is fixed
204 * @mdiv_default: Default value for fixed mdiv for this PLL
205 * @round_p_to_pdiv: Callback used to round p to the closed pdiv
206 * @set_gain: Callback to adjust N div for SDM enabled
207 * PLL's based on fractional divider value.
208 * @calc_rate: Callback used to change how out of table
209 * rates (dividers and multipler) are calculated.
210 * @adjust_vco: Callback to adjust the programming range of the
211 * divider range (if SDM is present)
212 * @set_defaults: Callback which will try to initialize PLL
213 * registers to sane default values. This is first
214 * tried during PLL registration, but if the PLL
215 * is already enabled, it will be done the first
216 * time the rate is changed while the PLL is
217 * disabled.
218 * @dyn_ramp: Callback which can be used to define a custom
219 * dynamic ramp function for a given PLL.
221 * Flags:
222 * TEGRA_PLL_USE_LOCK - This flag indicated to use lock bits for
223 * PLL locking. If not set it will use lock_delay value to wait.
224 * TEGRA_PLL_HAS_CPCON - This flag indicates that CPCON value needs
225 * to be programmed to change output frequency of the PLL.
226 * TEGRA_PLL_SET_LFCON - This flag indicates that LFCON value needs
227 * to be programmed to change output frequency of the PLL.
228 * TEGRA_PLL_SET_DCCON - This flag indicates that DCCON value needs
229 * to be programmed to change output frequency of the PLL.
230 * TEGRA_PLLU - PLLU has inverted post divider. This flags indicated
231 * that it is PLLU and invert post divider value.
232 * TEGRA_PLLM - PLLM has additional override settings in PMC. This
233 * flag indicates that it is PLLM and use override settings.
234 * TEGRA_PLL_FIXED - We are not supposed to change output frequency
235 * of some plls.
236 * TEGRA_PLLE_CONFIGURE - Configure PLLE when enabling.
237 * TEGRA_PLL_LOCK_MISC - Lock bit is in the misc register instead of the
238 * base register.
239 * TEGRA_PLL_BYPASS - PLL has bypass bit
240 * TEGRA_PLL_HAS_LOCK_ENABLE - PLL has bit to enable lock monitoring
241 * TEGRA_MDIV_NEW - Switch to new method for calculating fixed mdiv
242 * it may be more accurate (especially if SDM present)
243 * TEGRA_PLLMB - PLLMB has should be treated similar to PLLM. This
244 * flag indicated that it is PLLMB.
245 * TEGRA_PLL_VCO_OUT - Used to indicate that the PLL has a VCO output
247 struct tegra_clk_pll_params {
248 unsigned long input_min;
249 unsigned long input_max;
250 unsigned long cf_min;
251 unsigned long cf_max;
252 unsigned long vco_min;
253 unsigned long vco_max;
255 u32 base_reg;
256 u32 misc_reg;
257 u32 lock_reg;
258 u32 lock_mask;
259 u32 lock_enable_bit_idx;
260 u32 iddq_reg;
261 u32 iddq_bit_idx;
262 u32 reset_reg;
263 u32 reset_bit_idx;
264 u32 sdm_din_reg;
265 u32 sdm_din_mask;
266 u32 sdm_ctrl_reg;
267 u32 sdm_ctrl_en_mask;
268 u32 ssc_ctrl_reg;
269 u32 ssc_ctrl_en_mask;
270 u32 aux_reg;
271 u32 dyn_ramp_reg;
272 u32 ext_misc_reg[MAX_PLL_MISC_REG_COUNT];
273 u32 pmc_divnm_reg;
274 u32 pmc_divp_reg;
275 u32 flags;
276 int stepa_shift;
277 int stepb_shift;
278 int lock_delay;
279 int max_p;
280 bool defaults_set;
281 const struct pdiv_map *pdiv_tohw;
282 struct div_nmp *div_nmp;
283 struct tegra_clk_pll_freq_table *freq_table;
284 unsigned long fixed_rate;
285 u16 mdiv_default;
286 u32 (*round_p_to_pdiv)(u32 p, u32 *pdiv);
287 void (*set_gain)(struct tegra_clk_pll_freq_table *cfg);
288 int (*calc_rate)(struct clk_hw *hw,
289 struct tegra_clk_pll_freq_table *cfg,
290 unsigned long rate, unsigned long parent_rate);
291 unsigned long (*adjust_vco)(struct tegra_clk_pll_params *pll_params,
292 unsigned long parent_rate);
293 void (*set_defaults)(struct tegra_clk_pll *pll);
294 int (*dyn_ramp)(struct tegra_clk_pll *pll,
295 struct tegra_clk_pll_freq_table *cfg);
298 #define TEGRA_PLL_USE_LOCK BIT(0)
299 #define TEGRA_PLL_HAS_CPCON BIT(1)
300 #define TEGRA_PLL_SET_LFCON BIT(2)
301 #define TEGRA_PLL_SET_DCCON BIT(3)
302 #define TEGRA_PLLU BIT(4)
303 #define TEGRA_PLLM BIT(5)
304 #define TEGRA_PLL_FIXED BIT(6)
305 #define TEGRA_PLLE_CONFIGURE BIT(7)
306 #define TEGRA_PLL_LOCK_MISC BIT(8)
307 #define TEGRA_PLL_BYPASS BIT(9)
308 #define TEGRA_PLL_HAS_LOCK_ENABLE BIT(10)
309 #define TEGRA_MDIV_NEW BIT(11)
310 #define TEGRA_PLLMB BIT(12)
311 #define TEGRA_PLL_VCO_OUT BIT(13)
314 * struct tegra_clk_pll - Tegra PLL clock
316 * @hw: handle between common and hardware-specifix interfaces
317 * @clk_base: address of CAR controller
318 * @pmc: address of PMC, required to read override bits
319 * @lock: register lock
320 * @params: PLL parameters
322 struct tegra_clk_pll {
323 struct clk_hw hw;
324 void __iomem *clk_base;
325 void __iomem *pmc;
326 spinlock_t *lock;
327 struct tegra_clk_pll_params *params;
330 #define to_clk_pll(_hw) container_of(_hw, struct tegra_clk_pll, hw)
333 * struct tegra_audio_clk_info - Tegra Audio Clk Information
335 * @name: name for the audio pll
336 * @pll_params: pll_params for audio pll
337 * @clk_id: clk_ids for the audio pll
338 * @parent: name of the parent of the audio pll
340 struct tegra_audio_clk_info {
341 char *name;
342 struct tegra_clk_pll_params *pll_params;
343 int clk_id;
344 char *parent;
347 extern const struct clk_ops tegra_clk_pll_ops;
348 extern const struct clk_ops tegra_clk_plle_ops;
349 struct clk *tegra_clk_register_pll(const char *name, const char *parent_name,
350 void __iomem *clk_base, void __iomem *pmc,
351 unsigned long flags, struct tegra_clk_pll_params *pll_params,
352 spinlock_t *lock);
354 struct clk *tegra_clk_register_plle(const char *name, const char *parent_name,
355 void __iomem *clk_base, void __iomem *pmc,
356 unsigned long flags, struct tegra_clk_pll_params *pll_params,
357 spinlock_t *lock);
359 struct clk *tegra_clk_register_pllxc(const char *name, const char *parent_name,
360 void __iomem *clk_base, void __iomem *pmc,
361 unsigned long flags,
362 struct tegra_clk_pll_params *pll_params,
363 spinlock_t *lock);
365 struct clk *tegra_clk_register_pllxc_tegra210(const char *name,
366 const char *parent_name, void __iomem *clk_base,
367 void __iomem *pmc, unsigned long flags,
368 struct tegra_clk_pll_params *pll_params,
369 spinlock_t *lock);
371 struct clk *tegra_clk_register_pllm(const char *name, const char *parent_name,
372 void __iomem *clk_base, void __iomem *pmc,
373 unsigned long flags,
374 struct tegra_clk_pll_params *pll_params,
375 spinlock_t *lock);
377 struct clk *tegra_clk_register_pllc(const char *name, const char *parent_name,
378 void __iomem *clk_base, void __iomem *pmc,
379 unsigned long flags,
380 struct tegra_clk_pll_params *pll_params,
381 spinlock_t *lock);
383 struct clk *tegra_clk_register_pllre(const char *name, const char *parent_name,
384 void __iomem *clk_base, void __iomem *pmc,
385 unsigned long flags,
386 struct tegra_clk_pll_params *pll_params,
387 spinlock_t *lock, unsigned long parent_rate);
389 struct clk *tegra_clk_register_pllre_tegra210(const char *name,
390 const char *parent_name, void __iomem *clk_base,
391 void __iomem *pmc, unsigned long flags,
392 struct tegra_clk_pll_params *pll_params,
393 spinlock_t *lock, unsigned long parent_rate);
395 struct clk *tegra_clk_register_plle_tegra114(const char *name,
396 const char *parent_name,
397 void __iomem *clk_base, unsigned long flags,
398 struct tegra_clk_pll_params *pll_params,
399 spinlock_t *lock);
401 struct clk *tegra_clk_register_plle_tegra210(const char *name,
402 const char *parent_name,
403 void __iomem *clk_base, unsigned long flags,
404 struct tegra_clk_pll_params *pll_params,
405 spinlock_t *lock);
407 struct clk *tegra_clk_register_pllc_tegra210(const char *name,
408 const char *parent_name, void __iomem *clk_base,
409 void __iomem *pmc, unsigned long flags,
410 struct tegra_clk_pll_params *pll_params,
411 spinlock_t *lock);
413 struct clk *tegra_clk_register_pllss_tegra210(const char *name,
414 const char *parent_name, void __iomem *clk_base,
415 unsigned long flags,
416 struct tegra_clk_pll_params *pll_params,
417 spinlock_t *lock);
419 struct clk *tegra_clk_register_pllss(const char *name, const char *parent_name,
420 void __iomem *clk_base, unsigned long flags,
421 struct tegra_clk_pll_params *pll_params,
422 spinlock_t *lock);
424 struct clk *tegra_clk_register_pllmb(const char *name, const char *parent_name,
425 void __iomem *clk_base, void __iomem *pmc,
426 unsigned long flags,
427 struct tegra_clk_pll_params *pll_params,
428 spinlock_t *lock);
430 struct clk *tegra_clk_register_pllu(const char *name, const char *parent_name,
431 void __iomem *clk_base, unsigned long flags,
432 struct tegra_clk_pll_params *pll_params,
433 spinlock_t *lock);
435 struct clk *tegra_clk_register_pllu_tegra114(const char *name,
436 const char *parent_name,
437 void __iomem *clk_base, unsigned long flags,
438 struct tegra_clk_pll_params *pll_params,
439 spinlock_t *lock);
441 struct clk *tegra_clk_register_pllu_tegra210(const char *name,
442 const char *parent_name,
443 void __iomem *clk_base, unsigned long flags,
444 struct tegra_clk_pll_params *pll_params,
445 spinlock_t *lock);
448 * struct tegra_clk_pll_out - PLL divider down clock
450 * @hw: handle between common and hardware-specific interfaces
451 * @reg: register containing the PLL divider
452 * @enb_bit_idx: bit to enable/disable PLL divider
453 * @rst_bit_idx: bit to reset PLL divider
454 * @lock: register lock
455 * @flags: hardware-specific flags
457 struct tegra_clk_pll_out {
458 struct clk_hw hw;
459 void __iomem *reg;
460 u8 enb_bit_idx;
461 u8 rst_bit_idx;
462 spinlock_t *lock;
463 u8 flags;
466 #define to_clk_pll_out(_hw) container_of(_hw, struct tegra_clk_pll_out, hw)
468 extern const struct clk_ops tegra_clk_pll_out_ops;
469 struct clk *tegra_clk_register_pll_out(const char *name,
470 const char *parent_name, void __iomem *reg, u8 enb_bit_idx,
471 u8 rst_bit_idx, unsigned long flags, u8 pll_div_flags,
472 spinlock_t *lock);
475 * struct tegra_clk_periph_regs - Registers controlling peripheral clock
477 * @enb_reg: read the enable status
478 * @enb_set_reg: write 1 to enable clock
479 * @enb_clr_reg: write 1 to disable clock
480 * @rst_reg: read the reset status
481 * @rst_set_reg: write 1 to assert the reset of peripheral
482 * @rst_clr_reg: write 1 to deassert the reset of peripheral
484 struct tegra_clk_periph_regs {
485 u32 enb_reg;
486 u32 enb_set_reg;
487 u32 enb_clr_reg;
488 u32 rst_reg;
489 u32 rst_set_reg;
490 u32 rst_clr_reg;
494 * struct tegra_clk_periph_gate - peripheral gate clock
496 * @magic: magic number to validate type
497 * @hw: handle between common and hardware-specific interfaces
498 * @clk_base: address of CAR controller
499 * @regs: Registers to control the peripheral
500 * @flags: hardware-specific flags
501 * @clk_num: Clock number
502 * @enable_refcnt: array to maintain reference count of the clock
504 * Flags:
505 * TEGRA_PERIPH_NO_RESET - This flag indicates that reset is not allowed
506 * for this module.
507 * TEGRA_PERIPH_MANUAL_RESET - This flag indicates not to reset module
508 * after clock enable and driver for the module is responsible for
509 * doing reset.
510 * TEGRA_PERIPH_ON_APB - If peripheral is in the APB bus then read the
511 * bus to flush the write operation in apb bus. This flag indicates
512 * that this peripheral is in apb bus.
513 * TEGRA_PERIPH_WAR_1005168 - Apply workaround for Tegra114 MSENC bug
515 struct tegra_clk_periph_gate {
516 u32 magic;
517 struct clk_hw hw;
518 void __iomem *clk_base;
519 u8 flags;
520 int clk_num;
521 int *enable_refcnt;
522 const struct tegra_clk_periph_regs *regs;
525 #define to_clk_periph_gate(_hw) \
526 container_of(_hw, struct tegra_clk_periph_gate, hw)
528 #define TEGRA_CLK_PERIPH_GATE_MAGIC 0x17760309
530 #define TEGRA_PERIPH_NO_RESET BIT(0)
531 #define TEGRA_PERIPH_MANUAL_RESET BIT(1)
532 #define TEGRA_PERIPH_ON_APB BIT(2)
533 #define TEGRA_PERIPH_WAR_1005168 BIT(3)
534 #define TEGRA_PERIPH_NO_DIV BIT(4)
535 #define TEGRA_PERIPH_NO_GATE BIT(5)
537 extern const struct clk_ops tegra_clk_periph_gate_ops;
538 struct clk *tegra_clk_register_periph_gate(const char *name,
539 const char *parent_name, u8 gate_flags, void __iomem *clk_base,
540 unsigned long flags, int clk_num, int *enable_refcnt);
542 struct tegra_clk_periph_fixed {
543 struct clk_hw hw;
544 void __iomem *base;
545 const struct tegra_clk_periph_regs *regs;
546 unsigned int mul;
547 unsigned int div;
548 unsigned int num;
551 struct clk *tegra_clk_register_periph_fixed(const char *name,
552 const char *parent,
553 unsigned long flags,
554 void __iomem *base,
555 unsigned int mul,
556 unsigned int div,
557 unsigned int num);
560 * struct clk-periph - peripheral clock
562 * @magic: magic number to validate type
563 * @hw: handle between common and hardware-specific interfaces
564 * @mux: mux clock
565 * @divider: divider clock
566 * @gate: gate clock
567 * @mux_ops: mux clock ops
568 * @div_ops: divider clock ops
569 * @gate_ops: gate clock ops
571 struct tegra_clk_periph {
572 u32 magic;
573 struct clk_hw hw;
574 struct clk_mux mux;
575 struct tegra_clk_frac_div divider;
576 struct tegra_clk_periph_gate gate;
578 const struct clk_ops *mux_ops;
579 const struct clk_ops *div_ops;
580 const struct clk_ops *gate_ops;
583 #define to_clk_periph(_hw) container_of(_hw, struct tegra_clk_periph, hw)
585 #define TEGRA_CLK_PERIPH_MAGIC 0x18221223
587 extern const struct clk_ops tegra_clk_periph_ops;
588 struct clk *tegra_clk_register_periph(const char *name,
589 const char **parent_names, int num_parents,
590 struct tegra_clk_periph *periph, void __iomem *clk_base,
591 u32 offset, unsigned long flags);
592 struct clk *tegra_clk_register_periph_nodiv(const char *name,
593 const char **parent_names, int num_parents,
594 struct tegra_clk_periph *periph, void __iomem *clk_base,
595 u32 offset);
597 #define TEGRA_CLK_PERIPH(_mux_shift, _mux_mask, _mux_flags, \
598 _div_shift, _div_width, _div_frac_width, \
599 _div_flags, _clk_num,\
600 _gate_flags, _table, _lock) \
602 .mux = { \
603 .flags = _mux_flags, \
604 .shift = _mux_shift, \
605 .mask = _mux_mask, \
606 .table = _table, \
607 .lock = _lock, \
608 }, \
609 .divider = { \
610 .flags = _div_flags, \
611 .shift = _div_shift, \
612 .width = _div_width, \
613 .frac_width = _div_frac_width, \
614 .lock = _lock, \
615 }, \
616 .gate = { \
617 .flags = _gate_flags, \
618 .clk_num = _clk_num, \
619 }, \
620 .mux_ops = &clk_mux_ops, \
621 .div_ops = &tegra_clk_frac_div_ops, \
622 .gate_ops = &tegra_clk_periph_gate_ops, \
625 struct tegra_periph_init_data {
626 const char *name;
627 int clk_id;
628 union {
629 const char **parent_names;
630 const char *parent_name;
631 } p;
632 int num_parents;
633 struct tegra_clk_periph periph;
634 u32 offset;
635 const char *con_id;
636 const char *dev_id;
637 unsigned long flags;
640 #define TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parent_names, _offset,\
641 _mux_shift, _mux_mask, _mux_flags, _div_shift, \
642 _div_width, _div_frac_width, _div_flags, \
643 _clk_num, _gate_flags, _clk_id, _table, \
644 _flags, _lock) \
646 .name = _name, \
647 .clk_id = _clk_id, \
648 .p.parent_names = _parent_names, \
649 .num_parents = ARRAY_SIZE(_parent_names), \
650 .periph = TEGRA_CLK_PERIPH(_mux_shift, _mux_mask, \
651 _mux_flags, _div_shift, \
652 _div_width, _div_frac_width, \
653 _div_flags, _clk_num, \
654 _gate_flags, _table, _lock), \
655 .offset = _offset, \
656 .con_id = _con_id, \
657 .dev_id = _dev_id, \
658 .flags = _flags \
661 #define TEGRA_INIT_DATA(_name, _con_id, _dev_id, _parent_names, _offset,\
662 _mux_shift, _mux_width, _mux_flags, _div_shift, \
663 _div_width, _div_frac_width, _div_flags, \
664 _clk_num, _gate_flags, _clk_id) \
665 TEGRA_INIT_DATA_TABLE(_name, _con_id, _dev_id, _parent_names, _offset,\
666 _mux_shift, BIT(_mux_width) - 1, _mux_flags, \
667 _div_shift, _div_width, _div_frac_width, _div_flags, \
668 _clk_num, _gate_flags, _clk_id,\
669 NULL, 0, NULL)
672 * struct clk_super_mux - super clock
674 * @hw: handle between common and hardware-specific interfaces
675 * @reg: register controlling multiplexer
676 * @width: width of the multiplexer bit field
677 * @flags: hardware-specific flags
678 * @div2_index: bit controlling divide-by-2
679 * @pllx_index: PLLX index in the parent list
680 * @lock: register lock
682 * Flags:
683 * TEGRA_DIVIDER_2 - LP cluster has additional divider. This flag indicates
684 * that this is LP cluster clock.
686 struct tegra_clk_super_mux {
687 struct clk_hw hw;
688 void __iomem *reg;
689 u8 width;
690 u8 flags;
691 u8 div2_index;
692 u8 pllx_index;
693 spinlock_t *lock;
696 #define to_clk_super_mux(_hw) container_of(_hw, struct tegra_clk_super_mux, hw)
698 #define TEGRA_DIVIDER_2 BIT(0)
700 extern const struct clk_ops tegra_clk_super_ops;
701 struct clk *tegra_clk_register_super_mux(const char *name,
702 const char **parent_names, u8 num_parents,
703 unsigned long flags, void __iomem *reg, u8 clk_super_flags,
704 u8 width, u8 pllx_index, u8 div2_index, spinlock_t *lock);
707 * struct clk_init_table - clock initialization table
708 * @clk_id: clock id as mentioned in device tree bindings
709 * @parent_id: parent clock id as mentioned in device tree bindings
710 * @rate: rate to set
711 * @state: enable/disable
713 struct tegra_clk_init_table {
714 unsigned int clk_id;
715 unsigned int parent_id;
716 unsigned long rate;
717 int state;
721 * struct clk_duplicate - duplicate clocks
722 * @clk_id: clock id as mentioned in device tree bindings
723 * @lookup: duplicate lookup entry for the clock
725 struct tegra_clk_duplicate {
726 int clk_id;
727 struct clk_lookup lookup;
730 #define TEGRA_CLK_DUPLICATE(_clk_id, _dev, _con) \
732 .clk_id = _clk_id, \
733 .lookup = { \
734 .dev_id = _dev, \
735 .con_id = _con, \
736 }, \
739 struct tegra_clk {
740 int dt_id;
741 bool present;
744 struct tegra_devclk {
745 int dt_id;
746 char *dev_id;
747 char *con_id;
750 void tegra_init_special_resets(unsigned int num, int (*assert)(unsigned long),
751 int (*deassert)(unsigned long));
753 void tegra_init_from_table(struct tegra_clk_init_table *tbl,
754 struct clk *clks[], int clk_max);
756 void tegra_init_dup_clks(struct tegra_clk_duplicate *dup_list,
757 struct clk *clks[], int clk_max);
759 const struct tegra_clk_periph_regs *get_reg_bank(int clkid);
760 struct clk **tegra_clk_init(void __iomem *clk_base, int num, int periph_banks);
762 struct clk **tegra_lookup_dt_id(int clk_id, struct tegra_clk *tegra_clk);
764 void tegra_add_of_provider(struct device_node *np);
765 void tegra_register_devclks(struct tegra_devclk *dev_clks, int num);
767 void tegra_audio_clk_init(void __iomem *clk_base,
768 void __iomem *pmc_base, struct tegra_clk *tegra_clks,
769 struct tegra_audio_clk_info *audio_info,
770 unsigned int num_plls);
772 void tegra_periph_clk_init(void __iomem *clk_base, void __iomem *pmc_base,
773 struct tegra_clk *tegra_clks,
774 struct tegra_clk_pll_params *pll_params);
776 void tegra_pmc_clk_init(void __iomem *pmc_base, struct tegra_clk *tegra_clks);
777 void tegra_fixed_clk_init(struct tegra_clk *tegra_clks);
778 int tegra_osc_clk_init(void __iomem *clk_base, struct tegra_clk *clks,
779 unsigned long *input_freqs, unsigned int num,
780 unsigned int clk_m_div, unsigned long *osc_freq,
781 unsigned long *pll_ref_freq);
782 void tegra_super_clk_gen4_init(void __iomem *clk_base,
783 void __iomem *pmc_base, struct tegra_clk *tegra_clks,
784 struct tegra_clk_pll_params *pll_params);
785 void tegra_super_clk_gen5_init(void __iomem *clk_base,
786 void __iomem *pmc_base, struct tegra_clk *tegra_clks,
787 struct tegra_clk_pll_params *pll_params);
789 #ifdef CONFIG_TEGRA_CLK_EMC
790 struct clk *tegra_clk_register_emc(void __iomem *base, struct device_node *np,
791 spinlock_t *lock);
792 #else
793 static inline struct clk *tegra_clk_register_emc(void __iomem *base,
794 struct device_node *np,
795 spinlock_t *lock)
797 return NULL;
799 #endif
801 void tegra114_clock_tune_cpu_trimmers_high(void);
802 void tegra114_clock_tune_cpu_trimmers_low(void);
803 void tegra114_clock_tune_cpu_trimmers_init(void);
804 void tegra114_clock_assert_dfll_dvco_reset(void);
805 void tegra114_clock_deassert_dfll_dvco_reset(void);
807 typedef void (*tegra_clk_apply_init_table_func)(void);
808 extern tegra_clk_apply_init_table_func tegra_clk_apply_init_table;
809 int tegra_pll_wait_for_lock(struct tegra_clk_pll *pll);
810 u16 tegra_pll_get_fixed_mdiv(struct clk_hw *hw, unsigned long input_rate);
811 int tegra_pll_p_div_to_hw(struct tegra_clk_pll *pll, u8 p_div);
813 #endif /* TEGRA_CLK_H */