sh_eth: fix EESIPR values for SH77{34|63}
[linux/fpc-iii.git] / drivers / gpio / gpio-octeon.c
blob96a8a8cb27298770c0de722749fac048b6c8829e
1 /*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
6 * Copyright (C) 2011, 2012 Cavium Inc.
7 */
9 #include <linux/platform_device.h>
10 #include <linux/kernel.h>
11 #include <linux/module.h>
12 #include <linux/gpio.h>
13 #include <linux/io.h>
15 #include <asm/octeon/octeon.h>
16 #include <asm/octeon/cvmx-gpio-defs.h>
18 #define RX_DAT 0x80
19 #define TX_SET 0x88
20 #define TX_CLEAR 0x90
22 * The address offset of the GPIO configuration register for a given
23 * line.
25 static unsigned int bit_cfg_reg(unsigned int offset)
28 * The register stride is 8, with a discontinuity after the
29 * first 16.
31 if (offset < 16)
32 return 8 * offset;
33 else
34 return 8 * (offset - 16) + 0x100;
37 struct octeon_gpio {
38 struct gpio_chip chip;
39 u64 register_base;
42 static int octeon_gpio_dir_in(struct gpio_chip *chip, unsigned offset)
44 struct octeon_gpio *gpio = gpiochip_get_data(chip);
46 cvmx_write_csr(gpio->register_base + bit_cfg_reg(offset), 0);
47 return 0;
50 static void octeon_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
52 struct octeon_gpio *gpio = gpiochip_get_data(chip);
53 u64 mask = 1ull << offset;
54 u64 reg = gpio->register_base + (value ? TX_SET : TX_CLEAR);
55 cvmx_write_csr(reg, mask);
58 static int octeon_gpio_dir_out(struct gpio_chip *chip, unsigned offset,
59 int value)
61 struct octeon_gpio *gpio = gpiochip_get_data(chip);
62 union cvmx_gpio_bit_cfgx cfgx;
64 octeon_gpio_set(chip, offset, value);
66 cfgx.u64 = 0;
67 cfgx.s.tx_oe = 1;
69 cvmx_write_csr(gpio->register_base + bit_cfg_reg(offset), cfgx.u64);
70 return 0;
73 static int octeon_gpio_get(struct gpio_chip *chip, unsigned offset)
75 struct octeon_gpio *gpio = gpiochip_get_data(chip);
76 u64 read_bits = cvmx_read_csr(gpio->register_base + RX_DAT);
78 return ((1ull << offset) & read_bits) != 0;
81 static int octeon_gpio_probe(struct platform_device *pdev)
83 struct octeon_gpio *gpio;
84 struct gpio_chip *chip;
85 struct resource *res_mem;
86 void __iomem *reg_base;
87 int err = 0;
89 gpio = devm_kzalloc(&pdev->dev, sizeof(*gpio), GFP_KERNEL);
90 if (!gpio)
91 return -ENOMEM;
92 chip = &gpio->chip;
94 res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
95 reg_base = devm_ioremap_resource(&pdev->dev, res_mem);
96 if (IS_ERR(reg_base))
97 return PTR_ERR(reg_base);
99 gpio->register_base = (u64)reg_base;
100 pdev->dev.platform_data = chip;
101 chip->label = "octeon-gpio";
102 chip->parent = &pdev->dev;
103 chip->owner = THIS_MODULE;
104 chip->base = 0;
105 chip->can_sleep = false;
106 chip->ngpio = 20;
107 chip->direction_input = octeon_gpio_dir_in;
108 chip->get = octeon_gpio_get;
109 chip->direction_output = octeon_gpio_dir_out;
110 chip->set = octeon_gpio_set;
111 err = devm_gpiochip_add_data(&pdev->dev, chip, gpio);
112 if (err)
113 return err;
115 dev_info(&pdev->dev, "OCTEON GPIO driver probed.\n");
116 return 0;
119 static const struct of_device_id octeon_gpio_match[] = {
121 .compatible = "cavium,octeon-3860-gpio",
125 MODULE_DEVICE_TABLE(of, octeon_gpio_match);
127 static struct platform_driver octeon_gpio_driver = {
128 .driver = {
129 .name = "octeon_gpio",
130 .of_match_table = octeon_gpio_match,
132 .probe = octeon_gpio_probe,
135 module_platform_driver(octeon_gpio_driver);
137 MODULE_DESCRIPTION("Cavium Inc. OCTEON GPIO Driver");
138 MODULE_AUTHOR("David Daney");
139 MODULE_LICENSE("GPL");