sh_eth: fix EESIPR values for SH77{34|63}
[linux/fpc-iii.git] / drivers / gpu / ipu-v3 / ipu-prv.h
blob22e47b68b14a230a6ad00814a827e4d3e4d11a51
1 /*
2 * Copyright (c) 2010 Sascha Hauer <s.hauer@pengutronix.de>
3 * Copyright (C) 2005-2009 Freescale Semiconductor, Inc.
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
10 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
12 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
13 * for more details.
15 #ifndef __IPU_PRV_H__
16 #define __IPU_PRV_H__
18 struct ipu_soc;
20 #include <linux/types.h>
21 #include <linux/device.h>
22 #include <linux/clk.h>
23 #include <linux/platform_device.h>
25 #include <video/imx-ipu-v3.h>
27 #define IPU_MCU_T_DEFAULT 8
28 #define IPU_CM_IDMAC_REG_OFS 0x00008000
29 #define IPU_CM_IC_REG_OFS 0x00020000
30 #define IPU_CM_IRT_REG_OFS 0x00028000
31 #define IPU_CM_CSI0_REG_OFS 0x00030000
32 #define IPU_CM_CSI1_REG_OFS 0x00038000
33 #define IPU_CM_SMFC_REG_OFS 0x00050000
34 #define IPU_CM_DC_REG_OFS 0x00058000
35 #define IPU_CM_DMFC_REG_OFS 0x00060000
37 /* Register addresses */
38 /* IPU Common registers */
39 #define IPU_CM_REG(offset) (offset)
41 #define IPU_CONF IPU_CM_REG(0)
43 #define IPU_SRM_PRI1 IPU_CM_REG(0x00a0)
44 #define IPU_SRM_PRI2 IPU_CM_REG(0x00a4)
45 #define IPU_FS_PROC_FLOW1 IPU_CM_REG(0x00a8)
46 #define IPU_FS_PROC_FLOW2 IPU_CM_REG(0x00ac)
47 #define IPU_FS_PROC_FLOW3 IPU_CM_REG(0x00b0)
48 #define IPU_FS_DISP_FLOW1 IPU_CM_REG(0x00b4)
49 #define IPU_FS_DISP_FLOW2 IPU_CM_REG(0x00b8)
50 #define IPU_SKIP IPU_CM_REG(0x00bc)
51 #define IPU_DISP_ALT_CONF IPU_CM_REG(0x00c0)
52 #define IPU_DISP_GEN IPU_CM_REG(0x00c4)
53 #define IPU_DISP_ALT1 IPU_CM_REG(0x00c8)
54 #define IPU_DISP_ALT2 IPU_CM_REG(0x00cc)
55 #define IPU_DISP_ALT3 IPU_CM_REG(0x00d0)
56 #define IPU_DISP_ALT4 IPU_CM_REG(0x00d4)
57 #define IPU_SNOOP IPU_CM_REG(0x00d8)
58 #define IPU_MEM_RST IPU_CM_REG(0x00dc)
59 #define IPU_PM IPU_CM_REG(0x00e0)
60 #define IPU_GPR IPU_CM_REG(0x00e4)
61 #define IPU_CHA_DB_MODE_SEL(ch) IPU_CM_REG(0x0150 + 4 * ((ch) / 32))
62 #define IPU_ALT_CHA_DB_MODE_SEL(ch) IPU_CM_REG(0x0168 + 4 * ((ch) / 32))
63 #define IPU_CHA_CUR_BUF(ch) IPU_CM_REG(0x023C + 4 * ((ch) / 32))
64 #define IPU_ALT_CUR_BUF0 IPU_CM_REG(0x0244)
65 #define IPU_ALT_CUR_BUF1 IPU_CM_REG(0x0248)
66 #define IPU_SRM_STAT IPU_CM_REG(0x024C)
67 #define IPU_PROC_TASK_STAT IPU_CM_REG(0x0250)
68 #define IPU_DISP_TASK_STAT IPU_CM_REG(0x0254)
69 #define IPU_CHA_BUF0_RDY(ch) IPU_CM_REG(0x0268 + 4 * ((ch) / 32))
70 #define IPU_CHA_BUF1_RDY(ch) IPU_CM_REG(0x0270 + 4 * ((ch) / 32))
71 #define IPU_CHA_BUF2_RDY(ch) IPU_CM_REG(0x0288 + 4 * ((ch) / 32))
72 #define IPU_ALT_CHA_BUF0_RDY(ch) IPU_CM_REG(0x0278 + 4 * ((ch) / 32))
73 #define IPU_ALT_CHA_BUF1_RDY(ch) IPU_CM_REG(0x0280 + 4 * ((ch) / 32))
75 #define IPU_INT_CTRL(n) IPU_CM_REG(0x003C + 4 * (n))
76 #define IPU_INT_STAT(n) IPU_CM_REG(0x0200 + 4 * (n))
78 /* FS_PROC_FLOW1 */
79 #define FS_PRPENC_ROT_SRC_SEL_MASK (0xf << 0)
80 #define FS_PRPENC_ROT_SRC_SEL_ENC (0x7 << 0)
81 #define FS_PRPVF_ROT_SRC_SEL_MASK (0xf << 8)
82 #define FS_PRPVF_ROT_SRC_SEL_VF (0x8 << 8)
83 #define FS_PP_SRC_SEL_MASK (0xf << 12)
84 #define FS_PP_ROT_SRC_SEL_MASK (0xf << 16)
85 #define FS_PP_ROT_SRC_SEL_PP (0x5 << 16)
86 #define FS_VDI1_SRC_SEL_MASK (0x3 << 20)
87 #define FS_VDI3_SRC_SEL_MASK (0x3 << 20)
88 #define FS_PRP_SRC_SEL_MASK (0xf << 24)
89 #define FS_VDI_SRC_SEL_MASK (0x3 << 28)
90 #define FS_VDI_SRC_SEL_CSI_DIRECT (0x1 << 28)
91 #define FS_VDI_SRC_SEL_VDOA (0x2 << 28)
93 /* FS_PROC_FLOW2 */
94 #define FS_PRP_ENC_DEST_SEL_MASK (0xf << 0)
95 #define FS_PRP_ENC_DEST_SEL_IRT_ENC (0x1 << 0)
96 #define FS_PRPVF_DEST_SEL_MASK (0xf << 4)
97 #define FS_PRPVF_DEST_SEL_IRT_VF (0x1 << 4)
98 #define FS_PRPVF_ROT_DEST_SEL_MASK (0xf << 8)
99 #define FS_PP_DEST_SEL_MASK (0xf << 12)
100 #define FS_PP_DEST_SEL_IRT_PP (0x3 << 12)
101 #define FS_PP_ROT_DEST_SEL_MASK (0xf << 16)
102 #define FS_PRPENC_ROT_DEST_SEL_MASK (0xf << 20)
103 #define FS_PRP_DEST_SEL_MASK (0xf << 24)
105 #define IPU_DI0_COUNTER_RELEASE (1 << 24)
106 #define IPU_DI1_COUNTER_RELEASE (1 << 25)
108 #define IPU_IDMAC_REG(offset) (offset)
110 #define IDMAC_CONF IPU_IDMAC_REG(0x0000)
111 #define IDMAC_CHA_EN(ch) IPU_IDMAC_REG(0x0004 + 4 * ((ch) / 32))
112 #define IDMAC_SEP_ALPHA IPU_IDMAC_REG(0x000c)
113 #define IDMAC_ALT_SEP_ALPHA IPU_IDMAC_REG(0x0010)
114 #define IDMAC_CHA_PRI(ch) IPU_IDMAC_REG(0x0014 + 4 * ((ch) / 32))
115 #define IDMAC_WM_EN(ch) IPU_IDMAC_REG(0x001c + 4 * ((ch) / 32))
116 #define IDMAC_CH_LOCK_EN_1 IPU_IDMAC_REG(0x0024)
117 #define IDMAC_CH_LOCK_EN_2 IPU_IDMAC_REG(0x0028)
118 #define IDMAC_SUB_ADDR_0 IPU_IDMAC_REG(0x002c)
119 #define IDMAC_SUB_ADDR_1 IPU_IDMAC_REG(0x0030)
120 #define IDMAC_SUB_ADDR_2 IPU_IDMAC_REG(0x0034)
121 #define IDMAC_BAND_EN(ch) IPU_IDMAC_REG(0x0040 + 4 * ((ch) / 32))
122 #define IDMAC_CHA_BUSY(ch) IPU_IDMAC_REG(0x0100 + 4 * ((ch) / 32))
124 #define IPU_NUM_IRQS (32 * 15)
126 enum ipu_modules {
127 IPU_CONF_CSI0_EN = (1 << 0),
128 IPU_CONF_CSI1_EN = (1 << 1),
129 IPU_CONF_IC_EN = (1 << 2),
130 IPU_CONF_ROT_EN = (1 << 3),
131 IPU_CONF_ISP_EN = (1 << 4),
132 IPU_CONF_DP_EN = (1 << 5),
133 IPU_CONF_DI0_EN = (1 << 6),
134 IPU_CONF_DI1_EN = (1 << 7),
135 IPU_CONF_SMFC_EN = (1 << 8),
136 IPU_CONF_DC_EN = (1 << 9),
137 IPU_CONF_DMFC_EN = (1 << 10),
139 IPU_CONF_VDI_EN = (1 << 12),
141 IPU_CONF_IDMAC_DIS = (1 << 22),
143 IPU_CONF_IC_DMFC_SEL = (1 << 25),
144 IPU_CONF_IC_DMFC_SYNC = (1 << 26),
145 IPU_CONF_VDI_DMFC_SYNC = (1 << 27),
147 IPU_CONF_CSI0_DATA_SOURCE = (1 << 28),
148 IPU_CONF_CSI1_DATA_SOURCE = (1 << 29),
149 IPU_CONF_IC_INPUT = (1 << 30),
150 IPU_CONF_CSI_SEL = (1 << 31),
153 struct ipuv3_channel {
154 unsigned int num;
156 bool enabled;
157 bool busy;
159 struct ipu_soc *ipu;
162 struct ipu_cpmem;
163 struct ipu_csi;
164 struct ipu_dc_priv;
165 struct ipu_dmfc_priv;
166 struct ipu_di;
167 struct ipu_ic_priv;
168 struct ipu_vdi;
169 struct ipu_image_convert_priv;
170 struct ipu_smfc_priv;
172 struct ipu_devtype;
174 struct ipu_soc {
175 struct device *dev;
176 const struct ipu_devtype *devtype;
177 enum ipuv3_type ipu_type;
178 spinlock_t lock;
179 struct mutex channel_lock;
181 void __iomem *cm_reg;
182 void __iomem *idmac_reg;
184 int id;
185 int usecount;
187 struct clk *clk;
189 struct ipuv3_channel channel[64];
191 int irq_sync;
192 int irq_err;
193 struct irq_domain *domain;
195 struct ipu_cpmem *cpmem_priv;
196 struct ipu_dc_priv *dc_priv;
197 struct ipu_dp_priv *dp_priv;
198 struct ipu_dmfc_priv *dmfc_priv;
199 struct ipu_di *di_priv[2];
200 struct ipu_csi *csi_priv[2];
201 struct ipu_ic_priv *ic_priv;
202 struct ipu_vdi *vdi_priv;
203 struct ipu_image_convert_priv *image_convert_priv;
204 struct ipu_smfc_priv *smfc_priv;
207 static inline u32 ipu_idmac_read(struct ipu_soc *ipu, unsigned offset)
209 return readl(ipu->idmac_reg + offset);
212 static inline void ipu_idmac_write(struct ipu_soc *ipu, u32 value,
213 unsigned offset)
215 writel(value, ipu->idmac_reg + offset);
218 void ipu_srm_dp_sync_update(struct ipu_soc *ipu);
220 int ipu_module_enable(struct ipu_soc *ipu, u32 mask);
221 int ipu_module_disable(struct ipu_soc *ipu, u32 mask);
223 bool ipu_idmac_channel_busy(struct ipu_soc *ipu, unsigned int chno);
224 int ipu_wait_interrupt(struct ipu_soc *ipu, int irq, int ms);
226 int ipu_csi_init(struct ipu_soc *ipu, struct device *dev, int id,
227 unsigned long base, u32 module, struct clk *clk_ipu);
228 void ipu_csi_exit(struct ipu_soc *ipu, int id);
230 int ipu_ic_init(struct ipu_soc *ipu, struct device *dev,
231 unsigned long base, unsigned long tpmem_base);
232 void ipu_ic_exit(struct ipu_soc *ipu);
234 int ipu_vdi_init(struct ipu_soc *ipu, struct device *dev,
235 unsigned long base, u32 module);
236 void ipu_vdi_exit(struct ipu_soc *ipu);
238 int ipu_image_convert_init(struct ipu_soc *ipu, struct device *dev);
239 void ipu_image_convert_exit(struct ipu_soc *ipu);
241 int ipu_di_init(struct ipu_soc *ipu, struct device *dev, int id,
242 unsigned long base, u32 module, struct clk *ipu_clk);
243 void ipu_di_exit(struct ipu_soc *ipu, int id);
245 int ipu_dmfc_init(struct ipu_soc *ipu, struct device *dev, unsigned long base,
246 struct clk *ipu_clk);
247 void ipu_dmfc_exit(struct ipu_soc *ipu);
249 int ipu_dp_init(struct ipu_soc *ipu, struct device *dev, unsigned long base);
250 void ipu_dp_exit(struct ipu_soc *ipu);
252 int ipu_dc_init(struct ipu_soc *ipu, struct device *dev, unsigned long base,
253 unsigned long template_base);
254 void ipu_dc_exit(struct ipu_soc *ipu);
256 int ipu_cpmem_init(struct ipu_soc *ipu, struct device *dev, unsigned long base);
257 void ipu_cpmem_exit(struct ipu_soc *ipu);
259 int ipu_smfc_init(struct ipu_soc *ipu, struct device *dev, unsigned long base);
260 void ipu_smfc_exit(struct ipu_soc *ipu);
262 #endif /* __IPU_PRV_H__ */