4 * Copyright (C) 2004 Patrick Boettcher (patrick.boettcher@posteo.de)
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation, version 2.
10 * for more information see dib3000mb.c .
13 #ifndef __DIB3000MB_PRIV_H_INCLUDED__
14 #define __DIB3000MB_PRIV_H_INCLUDED__
17 #define rd(reg) dib3000_read_reg(state,reg)
19 #define wr(reg,val) if (dib3000_write_reg(state,reg,val)) \
20 { pr_err("while sending 0x%04x to 0x%04x.", val, reg); return -EREMOTEIO; }
22 #define wr_foreach(a,v) { int i; \
23 if (sizeof(a) != sizeof(v)) \
24 pr_err("sizeof: %zu %zu is different", sizeof(a), sizeof(v));\
25 for (i=0; i < sizeof(a)/sizeof(u16); i++) \
29 #define set_or(reg,val) wr(reg,rd(reg) | val)
31 #define set_and(reg,val) wr(reg,rd(reg) & val)
35 #define dprintk(level, fmt, arg...) do { \
37 printk(KERN_DEBUG pr_fmt("%s: " fmt), \
41 /* mask for enabling a specific pid for the pid_filter */
42 #define DIB3000_ACTIVATE_PID_FILTERING (0x2000)
44 /* common values for tuning */
45 #define DIB3000_ALPHA_0 ( 0)
46 #define DIB3000_ALPHA_1 ( 1)
47 #define DIB3000_ALPHA_2 ( 2)
48 #define DIB3000_ALPHA_4 ( 4)
50 #define DIB3000_CONSTELLATION_QPSK ( 0)
51 #define DIB3000_CONSTELLATION_16QAM ( 1)
52 #define DIB3000_CONSTELLATION_64QAM ( 2)
54 #define DIB3000_GUARD_TIME_1_32 ( 0)
55 #define DIB3000_GUARD_TIME_1_16 ( 1)
56 #define DIB3000_GUARD_TIME_1_8 ( 2)
57 #define DIB3000_GUARD_TIME_1_4 ( 3)
59 #define DIB3000_TRANSMISSION_MODE_2K ( 0)
60 #define DIB3000_TRANSMISSION_MODE_8K ( 1)
62 #define DIB3000_SELECT_LP ( 0)
63 #define DIB3000_SELECT_HP ( 1)
65 #define DIB3000_FEC_1_2 ( 1)
66 #define DIB3000_FEC_2_3 ( 2)
67 #define DIB3000_FEC_3_4 ( 3)
68 #define DIB3000_FEC_5_6 ( 5)
69 #define DIB3000_FEC_7_8 ( 7)
71 #define DIB3000_HRCH_OFF ( 0)
72 #define DIB3000_HRCH_ON ( 1)
74 #define DIB3000_DDS_INVERSION_OFF ( 0)
75 #define DIB3000_DDS_INVERSION_ON ( 1)
77 #define DIB3000_TUNER_WRITE_ENABLE(a) (0xffff & (a << 8))
78 #define DIB3000_TUNER_WRITE_DISABLE(a) (0xffff & ((a << 8) | (1 << 7)))
80 #define DIB3000_REG_MANUFACTOR_ID ( 1025)
81 #define DIB3000_I2C_ID_DIBCOM (0x01b3)
83 #define DIB3000_REG_DEVICE_ID ( 1026)
84 #define DIB3000MB_DEVICE_ID (0x3000)
85 #define DIB3000MC_DEVICE_ID (0x3001)
86 #define DIB3000P_DEVICE_ID (0x3002)
89 struct dib3000_state
{
90 struct i2c_adapter
* i2c
;
92 /* configuration settings */
93 struct dib3000_config config
;
95 struct dvb_frontend frontend
;
97 int timing_offset_comp_done
;
103 /* register addresses and some of their default values */
105 /* restart subsystems */
106 #define DIB3000MB_REG_RESTART ( 0)
108 #define DIB3000MB_RESTART_OFF ( 0)
109 #define DIB3000MB_RESTART_AUTO_SEARCH (1 << 1)
110 #define DIB3000MB_RESTART_CTRL (1 << 2)
111 #define DIB3000MB_RESTART_AGC (1 << 3)
114 #define DIB3000MB_REG_FFT ( 1)
117 #define DIB3000MB_REG_GUARD_TIME ( 2)
120 #define DIB3000MB_REG_QAM ( 3)
122 /* Alpha coefficient high priority Viterbi algorithm */
123 #define DIB3000MB_REG_VIT_ALPHA ( 4)
125 /* spectrum inversion */
126 #define DIB3000MB_REG_DDS_INV ( 5)
128 /* DDS frequency value (IF position) ad ? values don't match reg_3000mb.txt */
129 #define DIB3000MB_REG_DDS_FREQ_MSB ( 6)
130 #define DIB3000MB_REG_DDS_FREQ_LSB ( 7)
131 #define DIB3000MB_DDS_FREQ_MSB ( 178)
132 #define DIB3000MB_DDS_FREQ_LSB ( 8990)
134 /* timing frequency (carrier spacing) */
135 static u16 dib3000mb_reg_timing_freq
[] = { 8,9 };
136 static u16 dib3000mb_timing_freq
[][2] = {
137 { 126 , 48873 }, /* 6 MHz */
138 { 147 , 57019 }, /* 7 MHz */
139 { 168 , 65164 }, /* 8 MHz */
142 /* impulse noise parameter */
145 static u16 dib3000mb_reg_impulse_noise
[] = { 10,11,12,15,36 };
147 enum dib3000mb_impulse_noise_type
{
148 DIB3000MB_IMPNOISE_OFF
,
149 DIB3000MB_IMPNOISE_MOBILE
,
150 DIB3000MB_IMPNOISE_FIXED
,
151 DIB3000MB_IMPNOISE_DEFAULT
154 static u16 dib3000mb_impulse_noise_values
[][5] = {
155 { 0x0000, 0x0004, 0x0014, 0x01ff, 0x0399 }, /* off */
156 { 0x0001, 0x0004, 0x0014, 0x01ff, 0x037b }, /* mobile */
157 { 0x0001, 0x0004, 0x0020, 0x01bd, 0x0399 }, /* fixed */
158 { 0x0000, 0x0002, 0x000a, 0x01ff, 0x0399 }, /* default */
162 * Dual Automatic-Gain-Control
163 * - gains RF in tuner (AGC1)
164 * - gains IF after filtering (AGC2)
167 /* also from 16 to 18 */
168 static u16 dib3000mb_reg_agc_gain
[] = {
169 19,20,21,22,23,24,25,26,27,28,29,30,31,32
172 static u16 dib3000mb_default_agc_gain
[] =
173 { 0x0001, 52429, 623, 128, 166, 195, 61, /* RF ??? */
174 0x0001, 53766, 38011, 0, 90, 33, 23 }; /* IF ??? */
177 /* 36 is set when setting the impulse noise */
178 static u16 dib3000mb_reg_phase_noise
[] = { 33,34,35,37,38 };
180 static u16 dib3000mb_default_noise_phase
[] = { 2, 544, 0, 5, 4 };
183 static u16 dib3000mb_reg_lock_duration
[] = { 39,40 };
184 static u16 dib3000mb_default_lock_duration
[] = { 135, 135 };
186 /* AGC loop bandwidth */
187 static u16 dib3000mb_reg_agc_bandwidth
[] = { 43,44,45,46,47,48,49,50 };
189 static u16 dib3000mb_agc_bandwidth_low
[] =
190 { 2088, 10, 2088, 10, 3448, 5, 3448, 5 };
191 static u16 dib3000mb_agc_bandwidth_high
[] =
192 { 2349, 5, 2349, 5, 2586, 2, 2586, 2 };
195 * lock0 definition (coff_lock)
197 #define DIB3000MB_REG_LOCK0_MASK ( 51)
198 #define DIB3000MB_LOCK0_DEFAULT ( 4)
201 * lock1 definition (cpil_lock)
203 * which values hide behind the lock masks
205 #define DIB3000MB_REG_LOCK1_MASK ( 52)
206 #define DIB3000MB_LOCK1_SEARCH_4 (0x0004)
207 #define DIB3000MB_LOCK1_SEARCH_2048 (0x0800)
208 #define DIB3000MB_LOCK1_DEFAULT (0x0001)
211 * lock2 definition (fec_lock) */
212 #define DIB3000MB_REG_LOCK2_MASK ( 53)
213 #define DIB3000MB_LOCK2_DEFAULT (0x0080)
216 * SEQ ? what was that again ... :)
217 * changes when, inversion, guard time and fft is
218 * either automatically detected or not
220 #define DIB3000MB_REG_SEQ ( 54)
223 static u16 dib3000mb_reg_bandwidth
[] = { 55,56,57,58,59,60,61,62,63,64,65,66,67 };
224 static u16 dib3000mb_bandwidth_6mhz
[] =
225 { 0, 33, 53312, 112, 46635, 563, 36565, 0, 1000, 0, 1010, 1, 45264 };
227 static u16 dib3000mb_bandwidth_7mhz
[] =
228 { 0, 28, 64421, 96, 39973, 483, 3255, 0, 1000, 0, 1010, 1, 45264 };
230 static u16 dib3000mb_bandwidth_8mhz
[] =
231 { 0, 25, 23600, 84, 34976, 422, 43808, 0, 1000, 0, 1010, 1, 45264 };
233 #define DIB3000MB_REG_UNK_68 ( 68)
234 #define DIB3000MB_UNK_68 ( 0)
236 #define DIB3000MB_REG_UNK_69 ( 69)
237 #define DIB3000MB_UNK_69 ( 0)
239 #define DIB3000MB_REG_UNK_71 ( 71)
240 #define DIB3000MB_UNK_71 ( 0)
242 #define DIB3000MB_REG_UNK_77 ( 77)
243 #define DIB3000MB_UNK_77 ( 6)
245 #define DIB3000MB_REG_UNK_78 ( 78)
246 #define DIB3000MB_UNK_78 (0x0080)
249 #define DIB3000MB_REG_ISI ( 79)
250 #define DIB3000MB_ISI_ACTIVATE ( 0)
251 #define DIB3000MB_ISI_INHIBIT ( 1)
253 /* sync impovement */
254 #define DIB3000MB_REG_SYNC_IMPROVEMENT ( 84)
255 #define DIB3000MB_SYNC_IMPROVE_2K_1_8 ( 3)
256 #define DIB3000MB_SYNC_IMPROVE_DEFAULT ( 0)
258 /* phase noise compensation inhibition */
259 #define DIB3000MB_REG_PHASE_NOISE ( 87)
260 #define DIB3000MB_PHASE_NOISE_DEFAULT ( 0)
262 #define DIB3000MB_REG_UNK_92 ( 92)
263 #define DIB3000MB_UNK_92 (0x0080)
265 #define DIB3000MB_REG_UNK_96 ( 96)
266 #define DIB3000MB_UNK_96 (0x0010)
268 #define DIB3000MB_REG_UNK_97 ( 97)
269 #define DIB3000MB_UNK_97 (0x0009)
271 /* mobile mode ??? */
272 #define DIB3000MB_REG_MOBILE_MODE ( 101)
273 #define DIB3000MB_MOBILE_MODE_ON ( 1)
274 #define DIB3000MB_MOBILE_MODE_OFF ( 0)
276 #define DIB3000MB_REG_UNK_106 ( 106)
277 #define DIB3000MB_UNK_106 (0x0080)
279 #define DIB3000MB_REG_UNK_107 ( 107)
280 #define DIB3000MB_UNK_107 (0x0080)
282 #define DIB3000MB_REG_UNK_108 ( 108)
283 #define DIB3000MB_UNK_108 (0x0080)
286 #define DIB3000MB_REG_UNK_121 ( 121)
287 #define DIB3000MB_UNK_121_2K ( 7)
288 #define DIB3000MB_UNK_121_DEFAULT ( 5)
290 #define DIB3000MB_REG_UNK_122 ( 122)
291 #define DIB3000MB_UNK_122 ( 2867)
293 /* QAM for mobile mode */
294 #define DIB3000MB_REG_MOBILE_MODE_QAM ( 126)
295 #define DIB3000MB_MOBILE_MODE_QAM_64 ( 3)
296 #define DIB3000MB_MOBILE_MODE_QAM_QPSK_16 ( 1)
297 #define DIB3000MB_MOBILE_MODE_QAM_OFF ( 0)
300 * data diversity when having more than one chip on-board
301 * see also DIB3000MB_OUTPUT_MODE_DATA_DIVERSITY
303 #define DIB3000MB_REG_DATA_IN_DIVERSITY ( 127)
304 #define DIB3000MB_DATA_DIVERSITY_IN_OFF ( 0)
305 #define DIB3000MB_DATA_DIVERSITY_IN_ON ( 2)
308 #define DIB3000MB_REG_VIT_HRCH ( 128)
311 #define DIB3000MB_REG_VIT_CODE_RATE ( 129)
314 #define DIB3000MB_REG_VIT_HP ( 130)
316 /* time frame for Bit-Error-Rate calculation */
317 #define DIB3000MB_REG_BERLEN ( 135)
318 #define DIB3000MB_BERLEN_LONG ( 0)
319 #define DIB3000MB_BERLEN_DEFAULT ( 1)
320 #define DIB3000MB_BERLEN_MEDIUM ( 2)
321 #define DIB3000MB_BERLEN_SHORT ( 3)
323 /* 142 - 152 FIFO parameters
327 #define DIB3000MB_REG_FIFO_142 ( 142)
328 #define DIB3000MB_FIFO_142 ( 0)
330 /* MPEG2 TS output mode */
331 #define DIB3000MB_REG_MPEG2_OUT_MODE ( 143)
332 #define DIB3000MB_MPEG2_OUT_MODE_204 ( 0)
333 #define DIB3000MB_MPEG2_OUT_MODE_188 ( 1)
335 #define DIB3000MB_REG_PID_PARSE ( 144)
336 #define DIB3000MB_PID_PARSE_INHIBIT ( 0)
337 #define DIB3000MB_PID_PARSE_ACTIVATE ( 1)
339 #define DIB3000MB_REG_FIFO ( 145)
340 #define DIB3000MB_FIFO_INHIBIT ( 1)
341 #define DIB3000MB_FIFO_ACTIVATE ( 0)
343 #define DIB3000MB_REG_FIFO_146 ( 146)
344 #define DIB3000MB_FIFO_146 ( 3)
346 #define DIB3000MB_REG_FIFO_147 ( 147)
347 #define DIB3000MB_FIFO_147 (0x0100)
351 * it is not a hardware pidfilter but a filter which drops all pids
352 * except the ones set. Necessary because of the limited USB1.1 bandwidth.
356 #define DIB3000MB_REG_FIRST_PID ( 153)
357 #define DIB3000MB_NUM_PIDS ( 16)
361 * USB devices have to use 'slave'-mode
362 * see also DIB3000MB_REG_ELECT_OUT_MODE
364 #define DIB3000MB_REG_OUTPUT_MODE ( 169)
365 #define DIB3000MB_OUTPUT_MODE_GATED_CLK ( 0)
366 #define DIB3000MB_OUTPUT_MODE_CONT_CLK ( 1)
367 #define DIB3000MB_OUTPUT_MODE_SERIAL ( 2)
368 #define DIB3000MB_OUTPUT_MODE_DATA_DIVERSITY ( 5)
369 #define DIB3000MB_OUTPUT_MODE_SLAVE ( 6)
372 #define DIB3000MB_REG_IRQ_EVENT_MASK ( 170)
373 #define DIB3000MB_IRQ_EVENT_MASK ( 0)
375 /* filter coefficients */
376 static u16 dib3000mb_reg_filter_coeffs
[] = {
377 171, 172, 173, 174, 175, 176, 177, 178,
378 179, 180, 181, 182, 183, 184, 185, 186,
379 188, 189, 190, 191, 192, 194
382 static u16 dib3000mb_filter_coeffs
[] = {
394 * mobile algorithm (when you are moving with your device)
395 * but not faster than 90 km/h
397 #define DIB3000MB_REG_MOBILE_ALGO ( 195)
398 #define DIB3000MB_MOBILE_ALGO_ON ( 0)
399 #define DIB3000MB_MOBILE_ALGO_OFF ( 1)
401 /* multiple demodulators algorithm */
402 #define DIB3000MB_REG_MULTI_DEMOD_MSB ( 206)
403 #define DIB3000MB_REG_MULTI_DEMOD_LSB ( 207)
405 /* terminator, no more demods */
406 #define DIB3000MB_MULTI_DEMOD_MSB ( 32767)
407 #define DIB3000MB_MULTI_DEMOD_LSB ( 4095)
409 /* bring the device into a known */
410 #define DIB3000MB_REG_RESET_DEVICE ( 1024)
411 #define DIB3000MB_RESET_DEVICE (0x812c)
412 #define DIB3000MB_RESET_DEVICE_RST ( 0)
414 /* hardware clock configuration */
415 #define DIB3000MB_REG_CLOCK ( 1027)
416 #define DIB3000MB_CLOCK_DEFAULT (0x9000)
417 #define DIB3000MB_CLOCK_DIVERSITY (0x92b0)
419 /* power down config */
420 #define DIB3000MB_REG_POWER_CONTROL ( 1028)
421 #define DIB3000MB_POWER_DOWN ( 1)
422 #define DIB3000MB_POWER_UP ( 0)
424 /* electrical output mode */
425 #define DIB3000MB_REG_ELECT_OUT_MODE ( 1029)
426 #define DIB3000MB_ELECT_OUT_MODE_OFF ( 0)
427 #define DIB3000MB_ELECT_OUT_MODE_ON ( 1)
429 /* set the tuner i2c address */
430 #define DIB3000MB_REG_TUNER ( 1089)
432 /* monitoring registers (read only) */
434 /* agc loop locked (size: 1) */
435 #define DIB3000MB_REG_AGC_LOCK ( 324)
437 /* agc power (size: 16) */
438 #define DIB3000MB_REG_AGC_POWER ( 325)
440 /* agc1 value (16) */
441 #define DIB3000MB_REG_AGC1_VALUE ( 326)
443 /* agc2 value (16) */
444 #define DIB3000MB_REG_AGC2_VALUE ( 327)
446 /* total RF power (16), can be used for signal strength */
447 #define DIB3000MB_REG_RF_POWER ( 328)
449 /* dds_frequency with offset (24) */
450 #define DIB3000MB_REG_DDS_VALUE_MSB ( 339)
451 #define DIB3000MB_REG_DDS_VALUE_LSB ( 340)
453 /* timing offset signed (24) */
454 #define DIB3000MB_REG_TIMING_OFFSET_MSB ( 341)
455 #define DIB3000MB_REG_TIMING_OFFSET_LSB ( 342)
457 /* fft start position (13) */
458 #define DIB3000MB_REG_FFT_WINDOW_POS ( 353)
460 /* carriers locked (1) */
461 #define DIB3000MB_REG_CARRIER_LOCK ( 355)
463 /* noise power (24) */
464 #define DIB3000MB_REG_NOISE_POWER_MSB ( 372)
465 #define DIB3000MB_REG_NOISE_POWER_LSB ( 373)
467 #define DIB3000MB_REG_MOBILE_NOISE_MSB ( 374)
468 #define DIB3000MB_REG_MOBILE_NOISE_LSB ( 375)
471 * signal power (16), this and the above can be
472 * used to calculate the signal/noise - ratio
474 #define DIB3000MB_REG_SIGNAL_POWER ( 380)
477 #define DIB3000MB_REG_MER_MSB ( 381)
478 #define DIB3000MB_REG_MER_LSB ( 382)
481 * Transmission Parameter Signalling (TPS)
482 * the following registers can be used to get TPS-information.
483 * The values are according to the DVB-T standard.
487 #define DIB3000MB_REG_TPS_LOCK ( 394)
489 /* QAM from TPS (2) (values according to DIB3000MB_REG_QAM) */
490 #define DIB3000MB_REG_TPS_QAM ( 398)
492 /* hierarchy from TPS (1) */
493 #define DIB3000MB_REG_TPS_HRCH ( 399)
495 /* alpha from TPS (3) (values according to DIB3000MB_REG_VIT_ALPHA) */
496 #define DIB3000MB_REG_TPS_VIT_ALPHA ( 400)
498 /* code rate high priority from TPS (3) (values according to DIB3000MB_FEC_*) */
499 #define DIB3000MB_REG_TPS_CODE_RATE_HP ( 401)
501 /* code rate low priority from TPS (3) if DIB3000MB_REG_TPS_VIT_ALPHA */
502 #define DIB3000MB_REG_TPS_CODE_RATE_LP ( 402)
504 /* guard time from TPS (2) (values according to DIB3000MB_REG_GUARD_TIME */
505 #define DIB3000MB_REG_TPS_GUARD_TIME ( 403)
507 /* fft size from TPS (2) (values according to DIB3000MB_REG_FFT) */
508 #define DIB3000MB_REG_TPS_FFT ( 404)
510 /* cell id from TPS (16) */
511 #define DIB3000MB_REG_TPS_CELL_ID ( 406)
514 #define DIB3000MB_REG_TPS_1 ( 408)
515 #define DIB3000MB_REG_TPS_2 ( 409)
516 #define DIB3000MB_REG_TPS_3 ( 410)
517 #define DIB3000MB_REG_TPS_4 ( 411)
518 #define DIB3000MB_REG_TPS_5 ( 412)
520 /* bit error rate (before RS correction) (21) */
521 #define DIB3000MB_REG_BER_MSB ( 414)
522 #define DIB3000MB_REG_BER_LSB ( 415)
524 /* packet error rate (uncorrected TS packets) (16) */
525 #define DIB3000MB_REG_PACKET_ERROR_RATE ( 417)
527 /* uncorrected packet count (16) */
528 #define DIB3000MB_REG_UNC ( 420)
530 /* viterbi locked (1) */
531 #define DIB3000MB_REG_VIT_LCK ( 421)
533 /* viterbi inidcator (16) */
534 #define DIB3000MB_REG_VIT_INDICATOR ( 422)
536 /* transport stream sync lock (1) */
537 #define DIB3000MB_REG_TS_SYNC_LOCK ( 423)
539 /* transport stream RS lock (1) */
540 #define DIB3000MB_REG_TS_RS_LOCK ( 424)
542 /* lock mask 0 value (1) */
543 #define DIB3000MB_REG_LOCK0_VALUE ( 425)
545 /* lock mask 1 value (1) */
546 #define DIB3000MB_REG_LOCK1_VALUE ( 426)
548 /* lock mask 2 value (1) */
549 #define DIB3000MB_REG_LOCK2_VALUE ( 427)
551 /* interrupt pending for auto search */
552 #define DIB3000MB_REG_AS_IRQ_PENDING ( 434)