2 * Driver for Samsung S5K6AAFX SXGA 1/6" 1.3M CMOS Image Sensor
3 * with embedded SoC ISP.
5 * Copyright (C) 2011, Samsung Electronics Co., Ltd.
6 * Sylwester Nawrocki <s.nawrocki@samsung.com>
8 * Based on a driver authored by Dongsoo Nathaniel Kim.
9 * Copyright (C) 2009, Dongsoo Nathaniel Kim <dongsoo45.kim@samsung.com>
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
17 #include <linux/clk.h>
18 #include <linux/delay.h>
19 #include <linux/gpio.h>
20 #include <linux/i2c.h>
21 #include <linux/media.h>
22 #include <linux/module.h>
23 #include <linux/regulator/consumer.h>
24 #include <linux/slab.h>
26 #include <media/media-entity.h>
27 #include <media/v4l2-ctrls.h>
28 #include <media/v4l2-device.h>
29 #include <media/v4l2-subdev.h>
30 #include <media/v4l2-mediabus.h>
31 #include <media/i2c/s5k6aa.h>
34 module_param(debug
, int, 0644);
36 #define DRIVER_NAME "S5K6AA"
38 /* The token to indicate array termination */
39 #define S5K6AA_TERM 0xffff
40 #define S5K6AA_OUT_WIDTH_DEF 640
41 #define S5K6AA_OUT_HEIGHT_DEF 480
42 #define S5K6AA_WIN_WIDTH_MAX 1280
43 #define S5K6AA_WIN_HEIGHT_MAX 1024
44 #define S5K6AA_WIN_WIDTH_MIN 8
45 #define S5K6AA_WIN_HEIGHT_MIN 8
48 * H/W register Interface (0xD0000000 - 0xD0000FFF)
50 #define AHB_MSB_ADDR_PTR 0xfcfc
51 #define GEN_REG_OFFSH 0xd000
52 #define REG_CMDWR_ADDRH 0x0028
53 #define REG_CMDWR_ADDRL 0x002a
54 #define REG_CMDRD_ADDRH 0x002c
55 #define REG_CMDRD_ADDRL 0x002e
56 #define REG_CMDBUF0_ADDR 0x0f12
57 #define REG_CMDBUF1_ADDR 0x0f10
60 * Host S/W Register interface (0x70000000 - 0x70002000)
61 * The value of the two most significant address bytes is 0x7000,
62 * (HOST_SWIF_OFFS_H). The register addresses below specify 2 LSBs.
64 #define HOST_SWIF_OFFSH 0x7000
66 /* Initialization parameters */
67 /* Master clock frequency in KHz */
68 #define REG_I_INCLK_FREQ_L 0x01b8
69 #define REG_I_INCLK_FREQ_H 0x01ba
70 #define MIN_MCLK_FREQ_KHZ 6000U
71 #define MAX_MCLK_FREQ_KHZ 27000U
72 #define REG_I_USE_NPVI_CLOCKS 0x01c6
73 #define REG_I_USE_NMIPI_CLOCKS 0x01c8
75 /* Clock configurations, n = 0..2. REG_I_* frequency unit is 4 kHz. */
76 #define REG_I_OPCLK_4KHZ(n) ((n) * 6 + 0x01cc)
77 #define REG_I_MIN_OUTRATE_4KHZ(n) ((n) * 6 + 0x01ce)
78 #define REG_I_MAX_OUTRATE_4KHZ(n) ((n) * 6 + 0x01d0)
79 #define SYS_PLL_OUT_FREQ (48000000 / 4000)
80 #define PCLK_FREQ_MIN (24000000 / 4000)
81 #define PCLK_FREQ_MAX (48000000 / 4000)
82 #define REG_I_INIT_PARAMS_UPDATED 0x01e0
83 #define REG_I_ERROR_INFO 0x01e2
85 /* General purpose parameters */
86 #define REG_USER_BRIGHTNESS 0x01e4
87 #define REG_USER_CONTRAST 0x01e6
88 #define REG_USER_SATURATION 0x01e8
89 #define REG_USER_SHARPBLUR 0x01ea
91 #define REG_G_SPEC_EFFECTS 0x01ee
92 #define REG_G_ENABLE_PREV 0x01f0
93 #define REG_G_ENABLE_PREV_CHG 0x01f2
94 #define REG_G_NEW_CFG_SYNC 0x01f8
95 #define REG_G_PREVZOOM_IN_WIDTH 0x020a
96 #define REG_G_PREVZOOM_IN_HEIGHT 0x020c
97 #define REG_G_PREVZOOM_IN_XOFFS 0x020e
98 #define REG_G_PREVZOOM_IN_YOFFS 0x0210
99 #define REG_G_INPUTS_CHANGE_REQ 0x021a
100 #define REG_G_ACTIVE_PREV_CFG 0x021c
101 #define REG_G_PREV_CFG_CHG 0x021e
102 #define REG_G_PREV_OPEN_AFTER_CH 0x0220
103 #define REG_G_PREV_CFG_ERROR 0x0222
105 /* Preview control section. n = 0...4. */
106 #define PREG(n, x) ((n) * 0x26 + x)
107 #define REG_P_OUT_WIDTH(n) PREG(n, 0x0242)
108 #define REG_P_OUT_HEIGHT(n) PREG(n, 0x0244)
109 #define REG_P_FMT(n) PREG(n, 0x0246)
110 #define REG_P_MAX_OUT_RATE(n) PREG(n, 0x0248)
111 #define REG_P_MIN_OUT_RATE(n) PREG(n, 0x024a)
112 #define REG_P_PVI_MASK(n) PREG(n, 0x024c)
113 #define REG_P_CLK_INDEX(n) PREG(n, 0x024e)
114 #define REG_P_FR_RATE_TYPE(n) PREG(n, 0x0250)
115 #define FR_RATE_DYNAMIC 0
116 #define FR_RATE_FIXED 1
117 #define FR_RATE_FIXED_ACCURATE 2
118 #define REG_P_FR_RATE_Q_TYPE(n) PREG(n, 0x0252)
119 #define FR_RATE_Q_BEST_FRRATE 1 /* Binning enabled */
120 #define FR_RATE_Q_BEST_QUALITY 2 /* Binning disabled */
121 /* Frame period in 0.1 ms units */
122 #define REG_P_MAX_FR_TIME(n) PREG(n, 0x0254)
123 #define REG_P_MIN_FR_TIME(n) PREG(n, 0x0256)
124 /* Conversion to REG_P_[MAX/MIN]_FR_TIME value; __t: time in us */
125 #define US_TO_FR_TIME(__t) ((__t) / 100)
126 #define S5K6AA_MIN_FR_TIME 33300 /* us */
127 #define S5K6AA_MAX_FR_TIME 650000 /* us */
128 #define S5K6AA_MAX_HIGHRES_FR_TIME 666 /* x100 us */
129 /* The below 5 registers are for "device correction" values */
130 #define REG_P_COLORTEMP(n) PREG(n, 0x025e)
131 #define REG_P_PREV_MIRROR(n) PREG(n, 0x0262)
133 /* Extended image property controls */
134 /* Exposure time in 10 us units */
135 #define REG_SF_USR_EXPOSURE_L 0x03c6
136 #define REG_SF_USR_EXPOSURE_H 0x03c8
137 #define REG_SF_USR_EXPOSURE_CHG 0x03ca
138 #define REG_SF_USR_TOT_GAIN 0x03cc
139 #define REG_SF_USR_TOT_GAIN_CHG 0x03ce
140 #define REG_SF_RGAIN 0x03d0
141 #define REG_SF_RGAIN_CHG 0x03d2
142 #define REG_SF_GGAIN 0x03d4
143 #define REG_SF_GGAIN_CHG 0x03d6
144 #define REG_SF_BGAIN 0x03d8
145 #define REG_SF_BGAIN_CHG 0x03da
146 #define REG_SF_FLICKER_QUANT 0x03dc
147 #define REG_SF_FLICKER_QUANT_CHG 0x03de
149 /* Output interface (parallel/MIPI) setup */
150 #define REG_OIF_EN_MIPI_LANES 0x03fa
151 #define REG_OIF_EN_PACKETS 0x03fc
152 #define REG_OIF_CFG_CHG 0x03fe
154 /* Auto-algorithms enable mask */
155 #define REG_DBG_AUTOALG_EN 0x0400
156 #define AALG_ALL_EN_MASK (1 << 0)
157 #define AALG_AE_EN_MASK (1 << 1)
158 #define AALG_DIVLEI_EN_MASK (1 << 2)
159 #define AALG_WB_EN_MASK (1 << 3)
160 #define AALG_FLICKER_EN_MASK (1 << 5)
161 #define AALG_FIT_EN_MASK (1 << 6)
162 #define AALG_WRHW_EN_MASK (1 << 7)
164 /* Firmware revision information */
165 #define REG_FW_APIVER 0x012e
166 #define S5K6AAFX_FW_APIVER 0x0001
167 #define REG_FW_REVISION 0x0130
169 /* For now we use only one user configuration register set */
170 #define S5K6AA_MAX_PRESETS 1
172 static const char * const s5k6aa_supply_names
[] = {
173 "vdd_core", /* Digital core supply 1.5V (1.4V to 1.6V) */
174 "vdda", /* Analog power supply 2.8V (2.6V to 3.0V) */
175 "vdd_reg", /* Regulator input power 1.8V (1.7V to 1.9V)
176 or 2.8V (2.6V to 3.0) */
177 "vddio", /* I/O supply 1.8V (1.65V to 1.95V)
178 or 2.8V (2.5V to 3.1V) */
180 #define S5K6AA_NUM_SUPPLIES ARRAY_SIZE(s5k6aa_supply_names)
182 enum s5k6aa_gpio_id
{
188 struct s5k6aa_regval
{
193 struct s5k6aa_pixfmt
{
196 /* REG_P_FMT(x) register value */
200 struct s5k6aa_preset
{
201 /* output pixel format and resolution */
202 struct v4l2_mbus_framefmt mbus_fmt
;
207 struct s5k6aa_ctrls
{
208 struct v4l2_ctrl_handler handler
;
209 /* Auto / manual white balance cluster */
210 struct v4l2_ctrl
*awb
;
211 struct v4l2_ctrl
*gain_red
;
212 struct v4l2_ctrl
*gain_blue
;
213 struct v4l2_ctrl
*gain_green
;
215 struct v4l2_ctrl
*hflip
;
216 struct v4l2_ctrl
*vflip
;
217 /* Auto exposure / manual exposure and gain cluster */
218 struct v4l2_ctrl
*auto_exp
;
219 struct v4l2_ctrl
*exposure
;
220 struct v4l2_ctrl
*gain
;
223 struct s5k6aa_interval
{
225 struct v4l2_fract interval
;
226 /* Maximum rectangle for the interval */
227 struct v4l2_frmsize_discrete size
;
231 struct v4l2_subdev sd
;
232 struct media_pad pad
;
234 enum v4l2_mbus_type bus_type
;
237 int (*s_power
)(int enable
);
238 struct regulator_bulk_data supplies
[S5K6AA_NUM_SUPPLIES
];
239 struct s5k6aa_gpio gpio
[GPIO_NUM
];
241 /* external master clock frequency */
242 unsigned long mclk_frequency
;
243 /* ISP internal master clock frequency */
245 /* output pixel clock frequency range */
249 unsigned int inv_hflip
:1;
250 unsigned int inv_vflip
:1;
252 /* protects the struct members below */
255 /* sensor matrix scan window */
256 struct v4l2_rect ccd_rect
;
258 struct s5k6aa_ctrls ctrls
;
259 struct s5k6aa_preset presets
[S5K6AA_MAX_PRESETS
];
260 struct s5k6aa_preset
*preset
;
261 const struct s5k6aa_interval
*fiv
;
263 unsigned int streaming
:1;
264 unsigned int apply_cfg
:1;
265 unsigned int apply_crop
:1;
269 static struct s5k6aa_regval s5k6aa_analog_config
[] = {
270 /* Analog settings */
271 { 0x112a, 0x0000 }, { 0x1132, 0x0000 },
272 { 0x113e, 0x0000 }, { 0x115c, 0x0000 },
273 { 0x1164, 0x0000 }, { 0x1174, 0x0000 },
274 { 0x1178, 0x0000 }, { 0x077a, 0x0000 },
275 { 0x077c, 0x0000 }, { 0x077e, 0x0000 },
276 { 0x0780, 0x0000 }, { 0x0782, 0x0000 },
277 { 0x0784, 0x0000 }, { 0x0786, 0x0000 },
278 { 0x0788, 0x0000 }, { 0x07a2, 0x0000 },
279 { 0x07a4, 0x0000 }, { 0x07a6, 0x0000 },
280 { 0x07a8, 0x0000 }, { 0x07b6, 0x0000 },
281 { 0x07b8, 0x0002 }, { 0x07ba, 0x0004 },
282 { 0x07bc, 0x0004 }, { 0x07be, 0x0005 },
283 { 0x07c0, 0x0005 }, { S5K6AA_TERM
, 0 },
286 /* TODO: Add RGB888 and Bayer format */
287 static const struct s5k6aa_pixfmt s5k6aa_formats
[] = {
288 { MEDIA_BUS_FMT_YUYV8_2X8
, V4L2_COLORSPACE_JPEG
, 5 },
290 { MEDIA_BUS_FMT_YUYV8_2X8
, V4L2_COLORSPACE_REC709
, 6 },
291 { MEDIA_BUS_FMT_RGB565_2X8_BE
, V4L2_COLORSPACE_JPEG
, 0 },
294 static const struct s5k6aa_interval s5k6aa_intervals
[] = {
295 { 1000, {10000, 1000000}, {1280, 1024} }, /* 10 fps */
296 { 666, {15000, 1000000}, {1280, 1024} }, /* 15 fps */
297 { 500, {20000, 1000000}, {1280, 720} }, /* 20 fps */
298 { 400, {25000, 1000000}, {640, 480} }, /* 25 fps */
299 { 333, {33300, 1000000}, {640, 480} }, /* 30 fps */
302 #define S5K6AA_INTERVAL_DEF_INDEX 1 /* 15 fps */
304 static inline struct v4l2_subdev
*ctrl_to_sd(struct v4l2_ctrl
*ctrl
)
306 return &container_of(ctrl
->handler
, struct s5k6aa
, ctrls
.handler
)->sd
;
309 static inline struct s5k6aa
*to_s5k6aa(struct v4l2_subdev
*sd
)
311 return container_of(sd
, struct s5k6aa
, sd
);
314 /* Set initial values for all preview presets */
315 static void s5k6aa_presets_data_init(struct s5k6aa
*s5k6aa
)
317 struct s5k6aa_preset
*preset
= &s5k6aa
->presets
[0];
320 for (i
= 0; i
< S5K6AA_MAX_PRESETS
; i
++) {
321 preset
->mbus_fmt
.width
= S5K6AA_OUT_WIDTH_DEF
;
322 preset
->mbus_fmt
.height
= S5K6AA_OUT_HEIGHT_DEF
;
323 preset
->mbus_fmt
.code
= s5k6aa_formats
[0].code
;
329 s5k6aa
->fiv
= &s5k6aa_intervals
[S5K6AA_INTERVAL_DEF_INDEX
];
330 s5k6aa
->preset
= &s5k6aa
->presets
[0];
333 static int s5k6aa_i2c_read(struct i2c_client
*client
, u16 addr
, u16
*val
)
335 u8 wbuf
[2] = {addr
>> 8, addr
& 0xFF};
336 struct i2c_msg msg
[2];
340 msg
[0].addr
= client
->addr
;
345 msg
[1].addr
= client
->addr
;
346 msg
[1].flags
= I2C_M_RD
;
350 ret
= i2c_transfer(client
->adapter
, msg
, 2);
351 *val
= be16_to_cpu(*((__be16
*)rbuf
));
353 v4l2_dbg(3, debug
, client
, "i2c_read: 0x%04X : 0x%04x\n", addr
, *val
);
355 return ret
== 2 ? 0 : ret
;
358 static int s5k6aa_i2c_write(struct i2c_client
*client
, u16 addr
, u16 val
)
360 u8 buf
[4] = {addr
>> 8, addr
& 0xFF, val
>> 8, val
& 0xFF};
362 int ret
= i2c_master_send(client
, buf
, 4);
363 v4l2_dbg(3, debug
, client
, "i2c_write: 0x%04X : 0x%04x\n", addr
, val
);
365 return ret
== 4 ? 0 : ret
;
368 /* The command register write, assumes Command_Wr_addH = 0x7000. */
369 static int s5k6aa_write(struct i2c_client
*c
, u16 addr
, u16 val
)
371 int ret
= s5k6aa_i2c_write(c
, REG_CMDWR_ADDRL
, addr
);
374 return s5k6aa_i2c_write(c
, REG_CMDBUF0_ADDR
, val
);
377 /* The command register read, assumes Command_Rd_addH = 0x7000. */
378 static int s5k6aa_read(struct i2c_client
*client
, u16 addr
, u16
*val
)
380 int ret
= s5k6aa_i2c_write(client
, REG_CMDRD_ADDRL
, addr
);
383 return s5k6aa_i2c_read(client
, REG_CMDBUF0_ADDR
, val
);
386 static int s5k6aa_write_array(struct v4l2_subdev
*sd
,
387 const struct s5k6aa_regval
*msg
)
389 struct i2c_client
*client
= v4l2_get_subdevdata(sd
);
393 while (msg
->addr
!= S5K6AA_TERM
) {
395 ret
= s5k6aa_i2c_write(client
, REG_CMDWR_ADDRL
,
399 ret
= s5k6aa_i2c_write(client
, REG_CMDBUF0_ADDR
, msg
->val
);
402 /* Assume that msg->addr is always less than 0xfffc */
403 addr_incr
= (msg
+ 1)->addr
- msg
->addr
;
410 /* Configure the AHB high address bytes for GTG registers access */
411 static int s5k6aa_set_ahb_address(struct i2c_client
*client
)
413 int ret
= s5k6aa_i2c_write(client
, AHB_MSB_ADDR_PTR
, GEN_REG_OFFSH
);
416 ret
= s5k6aa_i2c_write(client
, REG_CMDRD_ADDRH
, HOST_SWIF_OFFSH
);
419 return s5k6aa_i2c_write(client
, REG_CMDWR_ADDRH
, HOST_SWIF_OFFSH
);
423 * s5k6aa_configure_pixel_clock - apply ISP main clock/PLL configuration
425 * Configure the internal ISP PLL for the required output frequency.
426 * Locking: called with s5k6aa.lock mutex held.
428 static int s5k6aa_configure_pixel_clocks(struct s5k6aa
*s5k6aa
)
430 struct i2c_client
*c
= v4l2_get_subdevdata(&s5k6aa
->sd
);
431 unsigned long fmclk
= s5k6aa
->mclk_frequency
/ 1000;
435 if (WARN(fmclk
< MIN_MCLK_FREQ_KHZ
|| fmclk
> MAX_MCLK_FREQ_KHZ
,
436 "Invalid clock frequency: %ld\n", fmclk
))
439 s5k6aa
->pclk_fmin
= PCLK_FREQ_MIN
;
440 s5k6aa
->pclk_fmax
= PCLK_FREQ_MAX
;
441 s5k6aa
->clk_fop
= SYS_PLL_OUT_FREQ
;
443 /* External input clock frequency in kHz */
444 ret
= s5k6aa_write(c
, REG_I_INCLK_FREQ_H
, fmclk
>> 16);
446 ret
= s5k6aa_write(c
, REG_I_INCLK_FREQ_L
, fmclk
& 0xFFFF);
448 ret
= s5k6aa_write(c
, REG_I_USE_NPVI_CLOCKS
, 1);
449 /* Internal PLL frequency */
451 ret
= s5k6aa_write(c
, REG_I_OPCLK_4KHZ(0), s5k6aa
->clk_fop
);
453 ret
= s5k6aa_write(c
, REG_I_MIN_OUTRATE_4KHZ(0),
456 ret
= s5k6aa_write(c
, REG_I_MAX_OUTRATE_4KHZ(0),
459 ret
= s5k6aa_write(c
, REG_I_INIT_PARAMS_UPDATED
, 1);
461 ret
= s5k6aa_read(c
, REG_I_ERROR_INFO
, &status
);
463 return ret
? ret
: (status
? -EINVAL
: 0);
466 /* Set horizontal and vertical image flipping */
467 static int s5k6aa_set_mirror(struct s5k6aa
*s5k6aa
, int horiz_flip
)
469 struct i2c_client
*client
= v4l2_get_subdevdata(&s5k6aa
->sd
);
470 int index
= s5k6aa
->preset
->index
;
472 unsigned int vflip
= s5k6aa
->ctrls
.vflip
->val
^ s5k6aa
->inv_vflip
;
473 unsigned int flip
= (horiz_flip
^ s5k6aa
->inv_hflip
) | (vflip
<< 1);
475 return s5k6aa_write(client
, REG_P_PREV_MIRROR(index
), flip
);
478 /* Configure auto/manual white balance and R/G/B gains */
479 static int s5k6aa_set_awb(struct s5k6aa
*s5k6aa
, int awb
)
481 struct i2c_client
*c
= v4l2_get_subdevdata(&s5k6aa
->sd
);
482 struct s5k6aa_ctrls
*ctrls
= &s5k6aa
->ctrls
;
485 int ret
= s5k6aa_read(c
, REG_DBG_AUTOALG_EN
, ®
);
488 ret
= s5k6aa_write(c
, REG_SF_RGAIN
, ctrls
->gain_red
->val
);
490 ret
= s5k6aa_write(c
, REG_SF_RGAIN_CHG
, 1);
494 ret
= s5k6aa_write(c
, REG_SF_GGAIN
, ctrls
->gain_green
->val
);
496 ret
= s5k6aa_write(c
, REG_SF_GGAIN_CHG
, 1);
500 ret
= s5k6aa_write(c
, REG_SF_BGAIN
, ctrls
->gain_blue
->val
);
502 ret
= s5k6aa_write(c
, REG_SF_BGAIN_CHG
, 1);
505 reg
= awb
? reg
| AALG_WB_EN_MASK
: reg
& ~AALG_WB_EN_MASK
;
506 ret
= s5k6aa_write(c
, REG_DBG_AUTOALG_EN
, reg
);
512 /* Program FW with exposure time, 'exposure' in us units */
513 static int s5k6aa_set_user_exposure(struct i2c_client
*client
, int exposure
)
515 unsigned int time
= exposure
/ 10;
517 int ret
= s5k6aa_write(client
, REG_SF_USR_EXPOSURE_L
, time
& 0xffff);
519 ret
= s5k6aa_write(client
, REG_SF_USR_EXPOSURE_H
, time
>> 16);
522 return s5k6aa_write(client
, REG_SF_USR_EXPOSURE_CHG
, 1);
525 static int s5k6aa_set_user_gain(struct i2c_client
*client
, int gain
)
527 int ret
= s5k6aa_write(client
, REG_SF_USR_TOT_GAIN
, gain
);
530 return s5k6aa_write(client
, REG_SF_USR_TOT_GAIN_CHG
, 1);
533 /* Set auto/manual exposure and total gain */
534 static int s5k6aa_set_auto_exposure(struct s5k6aa
*s5k6aa
, int value
)
536 struct i2c_client
*c
= v4l2_get_subdevdata(&s5k6aa
->sd
);
537 unsigned int exp_time
= s5k6aa
->ctrls
.exposure
->val
;
540 int ret
= s5k6aa_read(c
, REG_DBG_AUTOALG_EN
, &auto_alg
);
544 v4l2_dbg(1, debug
, c
, "man_exp: %d, auto_exp: %d, a_alg: 0x%x\n",
545 exp_time
, value
, auto_alg
);
547 if (value
== V4L2_EXPOSURE_AUTO
) {
548 auto_alg
|= AALG_AE_EN_MASK
| AALG_DIVLEI_EN_MASK
;
550 ret
= s5k6aa_set_user_exposure(c
, exp_time
);
553 ret
= s5k6aa_set_user_gain(c
, s5k6aa
->ctrls
.gain
->val
);
556 auto_alg
&= ~(AALG_AE_EN_MASK
| AALG_DIVLEI_EN_MASK
);
559 return s5k6aa_write(c
, REG_DBG_AUTOALG_EN
, auto_alg
);
562 static int s5k6aa_set_anti_flicker(struct s5k6aa
*s5k6aa
, int value
)
564 struct i2c_client
*client
= v4l2_get_subdevdata(&s5k6aa
->sd
);
568 ret
= s5k6aa_read(client
, REG_DBG_AUTOALG_EN
, &auto_alg
);
572 if (value
== V4L2_CID_POWER_LINE_FREQUENCY_AUTO
) {
573 auto_alg
|= AALG_FLICKER_EN_MASK
;
575 auto_alg
&= ~AALG_FLICKER_EN_MASK
;
576 /* The V4L2_CID_LINE_FREQUENCY control values match
577 * the register values */
578 ret
= s5k6aa_write(client
, REG_SF_FLICKER_QUANT
, value
);
581 ret
= s5k6aa_write(client
, REG_SF_FLICKER_QUANT_CHG
, 1);
586 return s5k6aa_write(client
, REG_DBG_AUTOALG_EN
, auto_alg
);
589 static int s5k6aa_set_colorfx(struct s5k6aa
*s5k6aa
, int val
)
591 struct i2c_client
*client
= v4l2_get_subdevdata(&s5k6aa
->sd
);
592 static const struct v4l2_control colorfx
[] = {
593 { V4L2_COLORFX_NONE
, 0 },
594 { V4L2_COLORFX_BW
, 1 },
595 { V4L2_COLORFX_NEGATIVE
, 2 },
596 { V4L2_COLORFX_SEPIA
, 3 },
597 { V4L2_COLORFX_SKY_BLUE
, 4 },
598 { V4L2_COLORFX_SKETCH
, 5 },
602 for (i
= 0; i
< ARRAY_SIZE(colorfx
); i
++) {
603 if (colorfx
[i
].id
== val
)
604 return s5k6aa_write(client
, REG_G_SPEC_EFFECTS
,
610 static int s5k6aa_preview_config_status(struct i2c_client
*client
)
613 int ret
= s5k6aa_read(client
, REG_G_PREV_CFG_ERROR
, &error
);
615 v4l2_dbg(1, debug
, client
, "error: 0x%x (%d)\n", error
, ret
);
616 return ret
? ret
: (error
? -EINVAL
: 0);
619 static int s5k6aa_get_pixfmt_index(struct s5k6aa
*s5k6aa
,
620 struct v4l2_mbus_framefmt
*mf
)
624 for (i
= 0; i
< ARRAY_SIZE(s5k6aa_formats
); i
++)
625 if (mf
->colorspace
== s5k6aa_formats
[i
].colorspace
&&
626 mf
->code
== s5k6aa_formats
[i
].code
)
631 static int s5k6aa_set_output_framefmt(struct s5k6aa
*s5k6aa
,
632 struct s5k6aa_preset
*preset
)
634 struct i2c_client
*client
= v4l2_get_subdevdata(&s5k6aa
->sd
);
635 int fmt_index
= s5k6aa_get_pixfmt_index(s5k6aa
, &preset
->mbus_fmt
);
638 ret
= s5k6aa_write(client
, REG_P_OUT_WIDTH(preset
->index
),
639 preset
->mbus_fmt
.width
);
641 ret
= s5k6aa_write(client
, REG_P_OUT_HEIGHT(preset
->index
),
642 preset
->mbus_fmt
.height
);
644 ret
= s5k6aa_write(client
, REG_P_FMT(preset
->index
),
645 s5k6aa_formats
[fmt_index
].reg_p_fmt
);
649 static int s5k6aa_set_input_params(struct s5k6aa
*s5k6aa
)
651 struct i2c_client
*c
= v4l2_get_subdevdata(&s5k6aa
->sd
);
652 struct v4l2_rect
*r
= &s5k6aa
->ccd_rect
;
655 ret
= s5k6aa_write(c
, REG_G_PREVZOOM_IN_WIDTH
, r
->width
);
657 ret
= s5k6aa_write(c
, REG_G_PREVZOOM_IN_HEIGHT
, r
->height
);
659 ret
= s5k6aa_write(c
, REG_G_PREVZOOM_IN_XOFFS
, r
->left
);
661 ret
= s5k6aa_write(c
, REG_G_PREVZOOM_IN_YOFFS
, r
->top
);
663 ret
= s5k6aa_write(c
, REG_G_INPUTS_CHANGE_REQ
, 1);
665 s5k6aa
->apply_crop
= 0;
671 * s5k6aa_configure_video_bus - configure the video output interface
672 * @bus_type: video bus type: parallel or MIPI-CSI
673 * @nlanes: number of MIPI lanes to be used (MIPI-CSI only)
675 * Note: Only parallel bus operation has been tested.
677 static int s5k6aa_configure_video_bus(struct s5k6aa
*s5k6aa
,
678 enum v4l2_mbus_type bus_type
, int nlanes
)
680 struct i2c_client
*client
= v4l2_get_subdevdata(&s5k6aa
->sd
);
685 * TODO: The sensor is supposed to support BT.601 and BT.656
686 * but there is nothing indicating how to switch between both
687 * in the datasheet. For now default BT.601 interface is assumed.
689 if (bus_type
== V4L2_MBUS_CSI2
)
691 else if (bus_type
!= V4L2_MBUS_PARALLEL
)
694 ret
= s5k6aa_write(client
, REG_OIF_EN_MIPI_LANES
, cfg
);
697 return s5k6aa_write(client
, REG_OIF_CFG_CHG
, 1);
700 /* This function should be called when switching to new user configuration set*/
701 static int s5k6aa_new_config_sync(struct i2c_client
*client
, int timeout
,
704 unsigned long end
= jiffies
+ msecs_to_jiffies(timeout
);
708 ret
= s5k6aa_write(client
, REG_G_ACTIVE_PREV_CFG
, cid
);
710 ret
= s5k6aa_write(client
, REG_G_PREV_CFG_CHG
, 1);
712 ret
= s5k6aa_write(client
, REG_G_NEW_CFG_SYNC
, 1);
716 while (ret
>= 0 && time_is_after_jiffies(end
)) {
717 ret
= s5k6aa_read(client
, REG_G_NEW_CFG_SYNC
, ®
);
720 usleep_range(1000, 5000);
722 return ret
? ret
: -ETIMEDOUT
;
726 * s5k6aa_set_prev_config - write user preview register set
728 * Configure output resolution and color fromat, pixel clock
729 * frequency range, device frame rate type and frame period range.
731 static int s5k6aa_set_prev_config(struct s5k6aa
*s5k6aa
,
732 struct s5k6aa_preset
*preset
)
734 struct i2c_client
*client
= v4l2_get_subdevdata(&s5k6aa
->sd
);
735 int idx
= preset
->index
;
739 if (s5k6aa
->fiv
->reg_fr_time
>= S5K6AA_MAX_HIGHRES_FR_TIME
)
740 frame_rate_q
= FR_RATE_Q_BEST_FRRATE
;
742 frame_rate_q
= FR_RATE_Q_BEST_QUALITY
;
744 ret
= s5k6aa_set_output_framefmt(s5k6aa
, preset
);
746 ret
= s5k6aa_write(client
, REG_P_MAX_OUT_RATE(idx
),
749 ret
= s5k6aa_write(client
, REG_P_MIN_OUT_RATE(idx
),
752 ret
= s5k6aa_write(client
, REG_P_CLK_INDEX(idx
),
755 ret
= s5k6aa_write(client
, REG_P_FR_RATE_TYPE(idx
),
758 ret
= s5k6aa_write(client
, REG_P_FR_RATE_Q_TYPE(idx
),
761 ret
= s5k6aa_write(client
, REG_P_MAX_FR_TIME(idx
),
762 s5k6aa
->fiv
->reg_fr_time
+ 33);
764 ret
= s5k6aa_write(client
, REG_P_MIN_FR_TIME(idx
),
765 s5k6aa
->fiv
->reg_fr_time
- 33);
767 ret
= s5k6aa_new_config_sync(client
, 250, idx
);
769 ret
= s5k6aa_preview_config_status(client
);
771 s5k6aa
->apply_cfg
= 0;
773 v4l2_dbg(1, debug
, client
, "Frame interval: %d +/- 3.3ms. (%d)\n",
774 s5k6aa
->fiv
->reg_fr_time
, ret
);
779 * s5k6aa_initialize_isp - basic ISP MCU initialization
781 * Configure AHB addresses for registers read/write; configure PLLs for
782 * required output pixel clock. The ISP power supply needs to be already
783 * enabled, with an optional H/W reset.
784 * Locking: called with s5k6aa.lock mutex held.
786 static int s5k6aa_initialize_isp(struct v4l2_subdev
*sd
)
788 struct i2c_client
*client
= v4l2_get_subdevdata(sd
);
789 struct s5k6aa
*s5k6aa
= to_s5k6aa(sd
);
792 s5k6aa
->apply_crop
= 1;
793 s5k6aa
->apply_cfg
= 1;
796 ret
= s5k6aa_set_ahb_address(client
);
799 ret
= s5k6aa_configure_video_bus(s5k6aa
, s5k6aa
->bus_type
,
803 ret
= s5k6aa_write_array(sd
, s5k6aa_analog_config
);
808 return s5k6aa_configure_pixel_clocks(s5k6aa
);
811 static int s5k6aa_gpio_set_value(struct s5k6aa
*priv
, int id
, u32 val
)
813 if (!gpio_is_valid(priv
->gpio
[id
].gpio
))
815 gpio_set_value(priv
->gpio
[id
].gpio
, !!val
);
819 static int s5k6aa_gpio_assert(struct s5k6aa
*priv
, int id
)
821 return s5k6aa_gpio_set_value(priv
, id
, priv
->gpio
[id
].level
);
824 static int s5k6aa_gpio_deassert(struct s5k6aa
*priv
, int id
)
826 return s5k6aa_gpio_set_value(priv
, id
, !priv
->gpio
[id
].level
);
829 static int __s5k6aa_power_on(struct s5k6aa
*s5k6aa
)
833 ret
= regulator_bulk_enable(S5K6AA_NUM_SUPPLIES
, s5k6aa
->supplies
);
836 if (s5k6aa_gpio_deassert(s5k6aa
, STBY
))
837 usleep_range(150, 200);
840 ret
= s5k6aa
->s_power(1);
841 usleep_range(4000, 4000);
843 if (s5k6aa_gpio_deassert(s5k6aa
, RST
))
849 static int __s5k6aa_power_off(struct s5k6aa
*s5k6aa
)
853 if (s5k6aa_gpio_assert(s5k6aa
, RST
))
854 usleep_range(100, 150);
856 if (s5k6aa
->s_power
) {
857 ret
= s5k6aa
->s_power(0);
861 if (s5k6aa_gpio_assert(s5k6aa
, STBY
))
862 usleep_range(50, 100);
863 s5k6aa
->streaming
= 0;
865 return regulator_bulk_disable(S5K6AA_NUM_SUPPLIES
, s5k6aa
->supplies
);
869 * V4L2 subdev core and video operations
871 static int s5k6aa_set_power(struct v4l2_subdev
*sd
, int on
)
873 struct s5k6aa
*s5k6aa
= to_s5k6aa(sd
);
876 mutex_lock(&s5k6aa
->lock
);
878 if (s5k6aa
->power
== !on
) {
880 ret
= __s5k6aa_power_on(s5k6aa
);
882 ret
= s5k6aa_initialize_isp(sd
);
884 ret
= __s5k6aa_power_off(s5k6aa
);
888 s5k6aa
->power
+= on
? 1 : -1;
891 mutex_unlock(&s5k6aa
->lock
);
893 if (!on
|| ret
|| s5k6aa
->power
!= 1)
896 return v4l2_ctrl_handler_setup(sd
->ctrl_handler
);
899 static int __s5k6aa_stream(struct s5k6aa
*s5k6aa
, int enable
)
901 struct i2c_client
*client
= v4l2_get_subdevdata(&s5k6aa
->sd
);
904 ret
= s5k6aa_write(client
, REG_G_ENABLE_PREV
, enable
);
906 ret
= s5k6aa_write(client
, REG_G_ENABLE_PREV_CHG
, 1);
908 s5k6aa
->streaming
= enable
;
913 static int s5k6aa_s_stream(struct v4l2_subdev
*sd
, int on
)
915 struct s5k6aa
*s5k6aa
= to_s5k6aa(sd
);
918 mutex_lock(&s5k6aa
->lock
);
920 if (s5k6aa
->streaming
== !on
) {
921 if (!ret
&& s5k6aa
->apply_cfg
)
922 ret
= s5k6aa_set_prev_config(s5k6aa
, s5k6aa
->preset
);
923 if (s5k6aa
->apply_crop
)
924 ret
= s5k6aa_set_input_params(s5k6aa
);
926 ret
= __s5k6aa_stream(s5k6aa
, !!on
);
928 mutex_unlock(&s5k6aa
->lock
);
933 static int s5k6aa_g_frame_interval(struct v4l2_subdev
*sd
,
934 struct v4l2_subdev_frame_interval
*fi
)
936 struct s5k6aa
*s5k6aa
= to_s5k6aa(sd
);
938 mutex_lock(&s5k6aa
->lock
);
939 fi
->interval
= s5k6aa
->fiv
->interval
;
940 mutex_unlock(&s5k6aa
->lock
);
945 static int __s5k6aa_set_frame_interval(struct s5k6aa
*s5k6aa
,
946 struct v4l2_subdev_frame_interval
*fi
)
948 struct v4l2_mbus_framefmt
*mbus_fmt
= &s5k6aa
->preset
->mbus_fmt
;
949 const struct s5k6aa_interval
*fiv
= &s5k6aa_intervals
[0];
950 unsigned int err
, min_err
= UINT_MAX
;
951 unsigned int i
, fr_time
;
953 if (fi
->interval
.denominator
== 0)
956 fr_time
= fi
->interval
.numerator
* 10000 / fi
->interval
.denominator
;
958 for (i
= 0; i
< ARRAY_SIZE(s5k6aa_intervals
); i
++) {
959 const struct s5k6aa_interval
*iv
= &s5k6aa_intervals
[i
];
961 if (mbus_fmt
->width
> iv
->size
.width
||
962 mbus_fmt
->height
> iv
->size
.height
)
965 err
= abs(iv
->reg_fr_time
- fr_time
);
973 v4l2_dbg(1, debug
, &s5k6aa
->sd
, "Changed frame interval to %d us\n",
974 fiv
->reg_fr_time
* 100);
978 static int s5k6aa_s_frame_interval(struct v4l2_subdev
*sd
,
979 struct v4l2_subdev_frame_interval
*fi
)
981 struct s5k6aa
*s5k6aa
= to_s5k6aa(sd
);
984 v4l2_dbg(1, debug
, sd
, "Setting %d/%d frame interval\n",
985 fi
->interval
.numerator
, fi
->interval
.denominator
);
987 mutex_lock(&s5k6aa
->lock
);
988 ret
= __s5k6aa_set_frame_interval(s5k6aa
, fi
);
989 s5k6aa
->apply_cfg
= 1;
991 mutex_unlock(&s5k6aa
->lock
);
996 * V4L2 subdev pad level and video operations
998 static int s5k6aa_enum_frame_interval(struct v4l2_subdev
*sd
,
999 struct v4l2_subdev_pad_config
*cfg
,
1000 struct v4l2_subdev_frame_interval_enum
*fie
)
1002 struct s5k6aa
*s5k6aa
= to_s5k6aa(sd
);
1003 const struct s5k6aa_interval
*fi
;
1006 if (fie
->index
>= ARRAY_SIZE(s5k6aa_intervals
))
1009 v4l_bound_align_image(&fie
->width
, S5K6AA_WIN_WIDTH_MIN
,
1010 S5K6AA_WIN_WIDTH_MAX
, 1,
1011 &fie
->height
, S5K6AA_WIN_HEIGHT_MIN
,
1012 S5K6AA_WIN_HEIGHT_MAX
, 1, 0);
1014 mutex_lock(&s5k6aa
->lock
);
1015 fi
= &s5k6aa_intervals
[fie
->index
];
1016 if (fie
->width
> fi
->size
.width
|| fie
->height
> fi
->size
.height
)
1019 fie
->interval
= fi
->interval
;
1020 mutex_unlock(&s5k6aa
->lock
);
1025 static int s5k6aa_enum_mbus_code(struct v4l2_subdev
*sd
,
1026 struct v4l2_subdev_pad_config
*cfg
,
1027 struct v4l2_subdev_mbus_code_enum
*code
)
1029 if (code
->index
>= ARRAY_SIZE(s5k6aa_formats
))
1032 code
->code
= s5k6aa_formats
[code
->index
].code
;
1036 static int s5k6aa_enum_frame_size(struct v4l2_subdev
*sd
,
1037 struct v4l2_subdev_pad_config
*cfg
,
1038 struct v4l2_subdev_frame_size_enum
*fse
)
1040 int i
= ARRAY_SIZE(s5k6aa_formats
);
1046 if (fse
->code
== s5k6aa_formats
[i
].code
)
1049 fse
->code
= s5k6aa_formats
[i
].code
;
1050 fse
->min_width
= S5K6AA_WIN_WIDTH_MIN
;
1051 fse
->max_width
= S5K6AA_WIN_WIDTH_MAX
;
1052 fse
->max_height
= S5K6AA_WIN_HEIGHT_MIN
;
1053 fse
->min_height
= S5K6AA_WIN_HEIGHT_MAX
;
1058 static struct v4l2_rect
*
1059 __s5k6aa_get_crop_rect(struct s5k6aa
*s5k6aa
, struct v4l2_subdev_pad_config
*cfg
,
1060 enum v4l2_subdev_format_whence which
)
1062 if (which
== V4L2_SUBDEV_FORMAT_ACTIVE
)
1063 return &s5k6aa
->ccd_rect
;
1065 WARN_ON(which
!= V4L2_SUBDEV_FORMAT_TRY
);
1066 return v4l2_subdev_get_try_crop(&s5k6aa
->sd
, cfg
, 0);
1069 static void s5k6aa_try_format(struct s5k6aa
*s5k6aa
,
1070 struct v4l2_mbus_framefmt
*mf
)
1074 v4l_bound_align_image(&mf
->width
, S5K6AA_WIN_WIDTH_MIN
,
1075 S5K6AA_WIN_WIDTH_MAX
, 1,
1076 &mf
->height
, S5K6AA_WIN_HEIGHT_MIN
,
1077 S5K6AA_WIN_HEIGHT_MAX
, 1, 0);
1079 if (mf
->colorspace
!= V4L2_COLORSPACE_JPEG
&&
1080 mf
->colorspace
!= V4L2_COLORSPACE_REC709
)
1081 mf
->colorspace
= V4L2_COLORSPACE_JPEG
;
1083 index
= s5k6aa_get_pixfmt_index(s5k6aa
, mf
);
1085 mf
->colorspace
= s5k6aa_formats
[index
].colorspace
;
1086 mf
->code
= s5k6aa_formats
[index
].code
;
1087 mf
->field
= V4L2_FIELD_NONE
;
1090 static int s5k6aa_get_fmt(struct v4l2_subdev
*sd
, struct v4l2_subdev_pad_config
*cfg
,
1091 struct v4l2_subdev_format
*fmt
)
1093 struct s5k6aa
*s5k6aa
= to_s5k6aa(sd
);
1094 struct v4l2_mbus_framefmt
*mf
;
1096 memset(fmt
->reserved
, 0, sizeof(fmt
->reserved
));
1098 if (fmt
->which
== V4L2_SUBDEV_FORMAT_TRY
) {
1099 mf
= v4l2_subdev_get_try_format(sd
, cfg
, 0);
1104 mutex_lock(&s5k6aa
->lock
);
1105 fmt
->format
= s5k6aa
->preset
->mbus_fmt
;
1106 mutex_unlock(&s5k6aa
->lock
);
1111 static int s5k6aa_set_fmt(struct v4l2_subdev
*sd
, struct v4l2_subdev_pad_config
*cfg
,
1112 struct v4l2_subdev_format
*fmt
)
1114 struct s5k6aa
*s5k6aa
= to_s5k6aa(sd
);
1115 struct s5k6aa_preset
*preset
= s5k6aa
->preset
;
1116 struct v4l2_mbus_framefmt
*mf
;
1117 struct v4l2_rect
*crop
;
1120 mutex_lock(&s5k6aa
->lock
);
1121 s5k6aa_try_format(s5k6aa
, &fmt
->format
);
1123 if (fmt
->which
== V4L2_SUBDEV_FORMAT_TRY
) {
1124 mf
= v4l2_subdev_get_try_format(sd
, cfg
, fmt
->pad
);
1125 crop
= v4l2_subdev_get_try_crop(sd
, cfg
, 0);
1127 if (s5k6aa
->streaming
) {
1130 mf
= &preset
->mbus_fmt
;
1131 crop
= &s5k6aa
->ccd_rect
;
1132 s5k6aa
->apply_cfg
= 1;
1137 struct v4l2_subdev_frame_interval fiv
= {
1143 * Make sure the crop window is valid, i.e. its size is
1144 * greater than the output window, as the ISP supports
1145 * only down-scaling.
1147 crop
->width
= clamp_t(unsigned int, crop
->width
, mf
->width
,
1148 S5K6AA_WIN_WIDTH_MAX
);
1149 crop
->height
= clamp_t(unsigned int, crop
->height
, mf
->height
,
1150 S5K6AA_WIN_HEIGHT_MAX
);
1151 crop
->left
= clamp_t(unsigned int, crop
->left
, 0,
1152 S5K6AA_WIN_WIDTH_MAX
- crop
->width
);
1153 crop
->top
= clamp_t(unsigned int, crop
->top
, 0,
1154 S5K6AA_WIN_HEIGHT_MAX
- crop
->height
);
1156 /* Reset to minimum possible frame interval */
1157 ret
= __s5k6aa_set_frame_interval(s5k6aa
, &fiv
);
1159 mutex_unlock(&s5k6aa
->lock
);
1164 static int s5k6aa_get_selection(struct v4l2_subdev
*sd
,
1165 struct v4l2_subdev_pad_config
*cfg
,
1166 struct v4l2_subdev_selection
*sel
)
1168 struct s5k6aa
*s5k6aa
= to_s5k6aa(sd
);
1169 struct v4l2_rect
*rect
;
1171 if (sel
->target
!= V4L2_SEL_TGT_CROP
)
1174 memset(sel
->reserved
, 0, sizeof(sel
->reserved
));
1176 mutex_lock(&s5k6aa
->lock
);
1177 rect
= __s5k6aa_get_crop_rect(s5k6aa
, cfg
, sel
->which
);
1179 mutex_unlock(&s5k6aa
->lock
);
1181 v4l2_dbg(1, debug
, sd
, "Current crop rectangle: (%d,%d)/%dx%d\n",
1182 rect
->left
, rect
->top
, rect
->width
, rect
->height
);
1187 static int s5k6aa_set_selection(struct v4l2_subdev
*sd
,
1188 struct v4l2_subdev_pad_config
*cfg
,
1189 struct v4l2_subdev_selection
*sel
)
1191 struct s5k6aa
*s5k6aa
= to_s5k6aa(sd
);
1192 struct v4l2_mbus_framefmt
*mf
;
1193 unsigned int max_x
, max_y
;
1194 struct v4l2_rect
*crop_r
;
1196 if (sel
->target
!= V4L2_SEL_TGT_CROP
)
1199 mutex_lock(&s5k6aa
->lock
);
1200 crop_r
= __s5k6aa_get_crop_rect(s5k6aa
, cfg
, sel
->which
);
1202 if (sel
->which
== V4L2_SUBDEV_FORMAT_ACTIVE
) {
1203 mf
= &s5k6aa
->preset
->mbus_fmt
;
1204 s5k6aa
->apply_crop
= 1;
1206 mf
= v4l2_subdev_get_try_format(sd
, cfg
, 0);
1208 v4l_bound_align_image(&sel
->r
.width
, mf
->width
,
1209 S5K6AA_WIN_WIDTH_MAX
, 1,
1210 &sel
->r
.height
, mf
->height
,
1211 S5K6AA_WIN_HEIGHT_MAX
, 1, 0);
1213 max_x
= (S5K6AA_WIN_WIDTH_MAX
- sel
->r
.width
) & ~1;
1214 max_y
= (S5K6AA_WIN_HEIGHT_MAX
- sel
->r
.height
) & ~1;
1216 sel
->r
.left
= clamp_t(unsigned int, sel
->r
.left
, 0, max_x
);
1217 sel
->r
.top
= clamp_t(unsigned int, sel
->r
.top
, 0, max_y
);
1221 mutex_unlock(&s5k6aa
->lock
);
1223 v4l2_dbg(1, debug
, sd
, "Set crop rectangle: (%d,%d)/%dx%d\n",
1224 crop_r
->left
, crop_r
->top
, crop_r
->width
, crop_r
->height
);
1229 static const struct v4l2_subdev_pad_ops s5k6aa_pad_ops
= {
1230 .enum_mbus_code
= s5k6aa_enum_mbus_code
,
1231 .enum_frame_size
= s5k6aa_enum_frame_size
,
1232 .enum_frame_interval
= s5k6aa_enum_frame_interval
,
1233 .get_fmt
= s5k6aa_get_fmt
,
1234 .set_fmt
= s5k6aa_set_fmt
,
1235 .get_selection
= s5k6aa_get_selection
,
1236 .set_selection
= s5k6aa_set_selection
,
1239 static const struct v4l2_subdev_video_ops s5k6aa_video_ops
= {
1240 .g_frame_interval
= s5k6aa_g_frame_interval
,
1241 .s_frame_interval
= s5k6aa_s_frame_interval
,
1242 .s_stream
= s5k6aa_s_stream
,
1246 * V4L2 subdev controls
1249 static int s5k6aa_s_ctrl(struct v4l2_ctrl
*ctrl
)
1251 struct v4l2_subdev
*sd
= ctrl_to_sd(ctrl
);
1252 struct i2c_client
*client
= v4l2_get_subdevdata(sd
);
1253 struct s5k6aa
*s5k6aa
= to_s5k6aa(sd
);
1256 v4l2_dbg(1, debug
, sd
, "ctrl: 0x%x, value: %d\n", ctrl
->id
, ctrl
->val
);
1258 mutex_lock(&s5k6aa
->lock
);
1260 * If the device is not powered up by the host driver do
1261 * not apply any controls to H/W at this time. Instead
1262 * the controls will be restored right after power-up.
1264 if (s5k6aa
->power
== 0)
1266 idx
= s5k6aa
->preset
->index
;
1269 case V4L2_CID_AUTO_WHITE_BALANCE
:
1270 err
= s5k6aa_set_awb(s5k6aa
, ctrl
->val
);
1273 case V4L2_CID_BRIGHTNESS
:
1274 err
= s5k6aa_write(client
, REG_USER_BRIGHTNESS
, ctrl
->val
);
1277 case V4L2_CID_COLORFX
:
1278 err
= s5k6aa_set_colorfx(s5k6aa
, ctrl
->val
);
1281 case V4L2_CID_CONTRAST
:
1282 err
= s5k6aa_write(client
, REG_USER_CONTRAST
, ctrl
->val
);
1285 case V4L2_CID_EXPOSURE_AUTO
:
1286 err
= s5k6aa_set_auto_exposure(s5k6aa
, ctrl
->val
);
1289 case V4L2_CID_HFLIP
:
1290 err
= s5k6aa_set_mirror(s5k6aa
, ctrl
->val
);
1293 err
= s5k6aa_write(client
, REG_G_PREV_CFG_CHG
, 1);
1296 case V4L2_CID_POWER_LINE_FREQUENCY
:
1297 err
= s5k6aa_set_anti_flicker(s5k6aa
, ctrl
->val
);
1300 case V4L2_CID_SATURATION
:
1301 err
= s5k6aa_write(client
, REG_USER_SATURATION
, ctrl
->val
);
1304 case V4L2_CID_SHARPNESS
:
1305 err
= s5k6aa_write(client
, REG_USER_SHARPBLUR
, ctrl
->val
);
1308 case V4L2_CID_WHITE_BALANCE_TEMPERATURE
:
1309 err
= s5k6aa_write(client
, REG_P_COLORTEMP(idx
), ctrl
->val
);
1312 err
= s5k6aa_write(client
, REG_G_PREV_CFG_CHG
, 1);
1316 mutex_unlock(&s5k6aa
->lock
);
1320 static const struct v4l2_ctrl_ops s5k6aa_ctrl_ops
= {
1321 .s_ctrl
= s5k6aa_s_ctrl
,
1324 static int s5k6aa_log_status(struct v4l2_subdev
*sd
)
1326 v4l2_ctrl_handler_log_status(sd
->ctrl_handler
, sd
->name
);
1330 #define V4L2_CID_RED_GAIN (V4L2_CTRL_CLASS_CAMERA | 0x1001)
1331 #define V4L2_CID_GREEN_GAIN (V4L2_CTRL_CLASS_CAMERA | 0x1002)
1332 #define V4L2_CID_BLUE_GAIN (V4L2_CTRL_CLASS_CAMERA | 0x1003)
1334 static const struct v4l2_ctrl_config s5k6aa_ctrls
[] = {
1336 .ops
= &s5k6aa_ctrl_ops
,
1337 .id
= V4L2_CID_RED_GAIN
,
1338 .type
= V4L2_CTRL_TYPE_INTEGER
,
1339 .name
= "Gain, Red",
1345 .ops
= &s5k6aa_ctrl_ops
,
1346 .id
= V4L2_CID_GREEN_GAIN
,
1347 .type
= V4L2_CTRL_TYPE_INTEGER
,
1348 .name
= "Gain, Green",
1354 .ops
= &s5k6aa_ctrl_ops
,
1355 .id
= V4L2_CID_BLUE_GAIN
,
1356 .type
= V4L2_CTRL_TYPE_INTEGER
,
1357 .name
= "Gain, Blue",
1365 static int s5k6aa_initialize_ctrls(struct s5k6aa
*s5k6aa
)
1367 const struct v4l2_ctrl_ops
*ops
= &s5k6aa_ctrl_ops
;
1368 struct s5k6aa_ctrls
*ctrls
= &s5k6aa
->ctrls
;
1369 struct v4l2_ctrl_handler
*hdl
= &ctrls
->handler
;
1371 int ret
= v4l2_ctrl_handler_init(hdl
, 16);
1374 /* Auto white balance cluster */
1375 ctrls
->awb
= v4l2_ctrl_new_std(hdl
, ops
, V4L2_CID_AUTO_WHITE_BALANCE
,
1377 ctrls
->gain_red
= v4l2_ctrl_new_custom(hdl
, &s5k6aa_ctrls
[0], NULL
);
1378 ctrls
->gain_green
= v4l2_ctrl_new_custom(hdl
, &s5k6aa_ctrls
[1], NULL
);
1379 ctrls
->gain_blue
= v4l2_ctrl_new_custom(hdl
, &s5k6aa_ctrls
[2], NULL
);
1380 v4l2_ctrl_auto_cluster(4, &ctrls
->awb
, 0, false);
1382 ctrls
->hflip
= v4l2_ctrl_new_std(hdl
, ops
, V4L2_CID_HFLIP
, 0, 1, 1, 0);
1383 ctrls
->vflip
= v4l2_ctrl_new_std(hdl
, ops
, V4L2_CID_VFLIP
, 0, 1, 1, 0);
1384 v4l2_ctrl_cluster(2, &ctrls
->hflip
);
1386 ctrls
->auto_exp
= v4l2_ctrl_new_std_menu(hdl
, ops
,
1387 V4L2_CID_EXPOSURE_AUTO
,
1388 V4L2_EXPOSURE_MANUAL
, 0, V4L2_EXPOSURE_AUTO
);
1389 /* Exposure time: x 1 us */
1390 ctrls
->exposure
= v4l2_ctrl_new_std(hdl
, ops
, V4L2_CID_EXPOSURE
,
1391 0, 6000000U, 1, 100000U);
1392 /* Total gain: 256 <=> 1x */
1393 ctrls
->gain
= v4l2_ctrl_new_std(hdl
, ops
, V4L2_CID_GAIN
,
1395 v4l2_ctrl_auto_cluster(3, &ctrls
->auto_exp
, 0, false);
1397 v4l2_ctrl_new_std_menu(hdl
, ops
, V4L2_CID_POWER_LINE_FREQUENCY
,
1398 V4L2_CID_POWER_LINE_FREQUENCY_AUTO
, 0,
1399 V4L2_CID_POWER_LINE_FREQUENCY_AUTO
);
1401 v4l2_ctrl_new_std_menu(hdl
, ops
, V4L2_CID_COLORFX
,
1402 V4L2_COLORFX_SKY_BLUE
, ~0x6f, V4L2_COLORFX_NONE
);
1404 v4l2_ctrl_new_std(hdl
, ops
, V4L2_CID_WHITE_BALANCE_TEMPERATURE
,
1407 v4l2_ctrl_new_std(hdl
, ops
, V4L2_CID_SATURATION
, -127, 127, 1, 0);
1408 v4l2_ctrl_new_std(hdl
, ops
, V4L2_CID_BRIGHTNESS
, -127, 127, 1, 0);
1409 v4l2_ctrl_new_std(hdl
, ops
, V4L2_CID_CONTRAST
, -127, 127, 1, 0);
1410 v4l2_ctrl_new_std(hdl
, ops
, V4L2_CID_SHARPNESS
, -127, 127, 1, 0);
1414 v4l2_ctrl_handler_free(hdl
);
1418 s5k6aa
->sd
.ctrl_handler
= hdl
;
1423 * V4L2 subdev internal operations
1425 static int s5k6aa_open(struct v4l2_subdev
*sd
, struct v4l2_subdev_fh
*fh
)
1427 struct v4l2_mbus_framefmt
*format
= v4l2_subdev_get_try_format(sd
, fh
->pad
, 0);
1428 struct v4l2_rect
*crop
= v4l2_subdev_get_try_crop(sd
, fh
->pad
, 0);
1430 format
->colorspace
= s5k6aa_formats
[0].colorspace
;
1431 format
->code
= s5k6aa_formats
[0].code
;
1432 format
->width
= S5K6AA_OUT_WIDTH_DEF
;
1433 format
->height
= S5K6AA_OUT_HEIGHT_DEF
;
1434 format
->field
= V4L2_FIELD_NONE
;
1436 crop
->width
= S5K6AA_WIN_WIDTH_MAX
;
1437 crop
->height
= S5K6AA_WIN_HEIGHT_MAX
;
1444 static int s5k6aa_check_fw_revision(struct s5k6aa
*s5k6aa
)
1446 struct i2c_client
*client
= v4l2_get_subdevdata(&s5k6aa
->sd
);
1447 u16 api_ver
= 0, fw_rev
= 0;
1449 int ret
= s5k6aa_set_ahb_address(client
);
1452 ret
= s5k6aa_read(client
, REG_FW_APIVER
, &api_ver
);
1454 ret
= s5k6aa_read(client
, REG_FW_REVISION
, &fw_rev
);
1456 v4l2_err(&s5k6aa
->sd
, "FW revision check failed!\n");
1460 v4l2_info(&s5k6aa
->sd
, "FW API ver.: 0x%X, FW rev.: 0x%X\n",
1463 return api_ver
== S5K6AAFX_FW_APIVER
? 0 : -ENODEV
;
1466 static int s5k6aa_registered(struct v4l2_subdev
*sd
)
1468 struct s5k6aa
*s5k6aa
= to_s5k6aa(sd
);
1471 mutex_lock(&s5k6aa
->lock
);
1472 ret
= __s5k6aa_power_on(s5k6aa
);
1475 ret
= s5k6aa_check_fw_revision(s5k6aa
);
1476 __s5k6aa_power_off(s5k6aa
);
1478 mutex_unlock(&s5k6aa
->lock
);
1483 static const struct v4l2_subdev_internal_ops s5k6aa_subdev_internal_ops
= {
1484 .registered
= s5k6aa_registered
,
1485 .open
= s5k6aa_open
,
1488 static const struct v4l2_subdev_core_ops s5k6aa_core_ops
= {
1489 .s_power
= s5k6aa_set_power
,
1490 .log_status
= s5k6aa_log_status
,
1493 static const struct v4l2_subdev_ops s5k6aa_subdev_ops
= {
1494 .core
= &s5k6aa_core_ops
,
1495 .pad
= &s5k6aa_pad_ops
,
1496 .video
= &s5k6aa_video_ops
,
1503 static int s5k6aa_configure_gpios(struct s5k6aa
*s5k6aa
,
1504 const struct s5k6aa_platform_data
*pdata
)
1506 struct i2c_client
*client
= v4l2_get_subdevdata(&s5k6aa
->sd
);
1507 const struct s5k6aa_gpio
*gpio
;
1508 unsigned long flags
;
1511 s5k6aa
->gpio
[STBY
].gpio
= -EINVAL
;
1512 s5k6aa
->gpio
[RST
].gpio
= -EINVAL
;
1514 gpio
= &pdata
->gpio_stby
;
1515 if (gpio_is_valid(gpio
->gpio
)) {
1516 flags
= (gpio
->level
? GPIOF_OUT_INIT_HIGH
: GPIOF_OUT_INIT_LOW
)
1518 ret
= devm_gpio_request_one(&client
->dev
, gpio
->gpio
, flags
,
1523 s5k6aa
->gpio
[STBY
] = *gpio
;
1526 gpio
= &pdata
->gpio_reset
;
1527 if (gpio_is_valid(gpio
->gpio
)) {
1528 flags
= (gpio
->level
? GPIOF_OUT_INIT_HIGH
: GPIOF_OUT_INIT_LOW
)
1530 ret
= devm_gpio_request_one(&client
->dev
, gpio
->gpio
, flags
,
1535 s5k6aa
->gpio
[RST
] = *gpio
;
1541 static int s5k6aa_probe(struct i2c_client
*client
,
1542 const struct i2c_device_id
*id
)
1544 const struct s5k6aa_platform_data
*pdata
= client
->dev
.platform_data
;
1545 struct v4l2_subdev
*sd
;
1546 struct s5k6aa
*s5k6aa
;
1549 if (pdata
== NULL
) {
1550 dev_err(&client
->dev
, "Platform data not specified\n");
1554 if (pdata
->mclk_frequency
== 0) {
1555 dev_err(&client
->dev
, "MCLK frequency not specified\n");
1559 s5k6aa
= devm_kzalloc(&client
->dev
, sizeof(*s5k6aa
), GFP_KERNEL
);
1563 mutex_init(&s5k6aa
->lock
);
1565 s5k6aa
->mclk_frequency
= pdata
->mclk_frequency
;
1566 s5k6aa
->bus_type
= pdata
->bus_type
;
1567 s5k6aa
->mipi_lanes
= pdata
->nlanes
;
1568 s5k6aa
->s_power
= pdata
->set_power
;
1569 s5k6aa
->inv_hflip
= pdata
->horiz_flip
;
1570 s5k6aa
->inv_vflip
= pdata
->vert_flip
;
1573 v4l2_i2c_subdev_init(sd
, client
, &s5k6aa_subdev_ops
);
1574 strlcpy(sd
->name
, DRIVER_NAME
, sizeof(sd
->name
));
1576 sd
->internal_ops
= &s5k6aa_subdev_internal_ops
;
1577 sd
->flags
|= V4L2_SUBDEV_FL_HAS_DEVNODE
;
1579 s5k6aa
->pad
.flags
= MEDIA_PAD_FL_SOURCE
;
1580 sd
->entity
.function
= MEDIA_ENT_F_CAM_SENSOR
;
1581 ret
= media_entity_pads_init(&sd
->entity
, 1, &s5k6aa
->pad
);
1585 ret
= s5k6aa_configure_gpios(s5k6aa
, pdata
);
1589 for (i
= 0; i
< S5K6AA_NUM_SUPPLIES
; i
++)
1590 s5k6aa
->supplies
[i
].supply
= s5k6aa_supply_names
[i
];
1592 ret
= devm_regulator_bulk_get(&client
->dev
, S5K6AA_NUM_SUPPLIES
,
1595 dev_err(&client
->dev
, "Failed to get regulators\n");
1599 ret
= s5k6aa_initialize_ctrls(s5k6aa
);
1603 s5k6aa_presets_data_init(s5k6aa
);
1605 s5k6aa
->ccd_rect
.width
= S5K6AA_WIN_WIDTH_MAX
;
1606 s5k6aa
->ccd_rect
.height
= S5K6AA_WIN_HEIGHT_MAX
;
1607 s5k6aa
->ccd_rect
.left
= 0;
1608 s5k6aa
->ccd_rect
.top
= 0;
1613 media_entity_cleanup(&s5k6aa
->sd
.entity
);
1617 static int s5k6aa_remove(struct i2c_client
*client
)
1619 struct v4l2_subdev
*sd
= i2c_get_clientdata(client
);
1621 v4l2_device_unregister_subdev(sd
);
1622 v4l2_ctrl_handler_free(sd
->ctrl_handler
);
1623 media_entity_cleanup(&sd
->entity
);
1628 static const struct i2c_device_id s5k6aa_id
[] = {
1632 MODULE_DEVICE_TABLE(i2c
, s5k6aa_id
);
1635 static struct i2c_driver s5k6aa_i2c_driver
= {
1639 .probe
= s5k6aa_probe
,
1640 .remove
= s5k6aa_remove
,
1641 .id_table
= s5k6aa_id
,
1644 module_i2c_driver(s5k6aa_i2c_driver
);
1646 MODULE_DESCRIPTION("Samsung S5K6AA(FX) SXGA camera driver");
1647 MODULE_AUTHOR("Sylwester Nawrocki <s.nawrocki@samsung.com>");
1648 MODULE_LICENSE("GPL");