2 * MFD core driver for Intel Broxton Whiskey Cove PMIC
4 * Copyright (C) 2015 Intel Corporation. All rights reserved.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 #include <linux/module.h>
17 #include <linux/acpi.h>
18 #include <linux/err.h>
19 #include <linux/delay.h>
20 #include <linux/interrupt.h>
21 #include <linux/kernel.h>
22 #include <linux/mfd/core.h>
23 #include <linux/mfd/intel_bxtwc.h>
24 #include <asm/intel_pmc_ipc.h>
26 /* PMIC device registers */
27 #define REG_ADDR_MASK 0xFF00
28 #define REG_ADDR_SHIFT 8
29 #define REG_OFFSET_MASK 0xFF
31 /* Interrupt Status Registers */
32 #define BXTWC_IRQLVL1 0x4E02
33 #define BXTWC_PWRBTNIRQ 0x4E03
35 #define BXTWC_THRM0IRQ 0x4E04
36 #define BXTWC_THRM1IRQ 0x4E05
37 #define BXTWC_THRM2IRQ 0x4E06
38 #define BXTWC_BCUIRQ 0x4E07
39 #define BXTWC_ADCIRQ 0x4E08
40 #define BXTWC_CHGR0IRQ 0x4E09
41 #define BXTWC_CHGR1IRQ 0x4E0A
42 #define BXTWC_GPIOIRQ0 0x4E0B
43 #define BXTWC_GPIOIRQ1 0x4E0C
44 #define BXTWC_CRITIRQ 0x4E0D
45 #define BXTWC_TMUIRQ 0x4FB6
47 /* Interrupt MASK Registers */
48 #define BXTWC_MIRQLVL1 0x4E0E
49 #define BXTWC_MPWRTNIRQ 0x4E0F
51 #define BXTWC_MIRQLVL1_MCHGR BIT(5)
53 #define BXTWC_MTHRM0IRQ 0x4E12
54 #define BXTWC_MTHRM1IRQ 0x4E13
55 #define BXTWC_MTHRM2IRQ 0x4E14
56 #define BXTWC_MBCUIRQ 0x4E15
57 #define BXTWC_MADCIRQ 0x4E16
58 #define BXTWC_MCHGR0IRQ 0x4E17
59 #define BXTWC_MCHGR1IRQ 0x4E18
60 #define BXTWC_MGPIO0IRQ 0x4E19
61 #define BXTWC_MGPIO1IRQ 0x4E1A
62 #define BXTWC_MCRITIRQ 0x4E1B
63 #define BXTWC_MTMUIRQ 0x4FB7
65 /* Whiskey Cove PMIC share same ACPI ID between different platforms */
66 #define BROXTON_PMIC_WC_HRV 4
68 /* Manage in two IRQ chips since mask registers are not consecutive */
71 BXTWC_PWRBTN_LVL1_IRQ
= 0,
84 enum bxtwc_irqs_level2
{
100 static const struct regmap_irq bxtwc_regmap_irqs
[] = {
101 REGMAP_IRQ_REG(BXTWC_PWRBTN_LVL1_IRQ
, 0, BIT(0)),
102 REGMAP_IRQ_REG(BXTWC_TMU_LVL1_IRQ
, 0, BIT(1)),
103 REGMAP_IRQ_REG(BXTWC_THRM_LVL1_IRQ
, 0, BIT(2)),
104 REGMAP_IRQ_REG(BXTWC_BCU_LVL1_IRQ
, 0, BIT(3)),
105 REGMAP_IRQ_REG(BXTWC_ADC_LVL1_IRQ
, 0, BIT(4)),
106 REGMAP_IRQ_REG(BXTWC_CHGR_LVL1_IRQ
, 0, BIT(5)),
107 REGMAP_IRQ_REG(BXTWC_GPIO_LVL1_IRQ
, 0, BIT(6)),
108 REGMAP_IRQ_REG(BXTWC_CRIT_LVL1_IRQ
, 0, BIT(7)),
109 REGMAP_IRQ_REG(BXTWC_PWRBTN_IRQ
, 1, 0x03),
112 static const struct regmap_irq bxtwc_regmap_irqs_level2
[] = {
113 REGMAP_IRQ_REG(BXTWC_THRM0_IRQ
, 0, 0xff),
114 REGMAP_IRQ_REG(BXTWC_THRM1_IRQ
, 1, 0xbf),
115 REGMAP_IRQ_REG(BXTWC_THRM2_IRQ
, 2, 0xff),
116 REGMAP_IRQ_REG(BXTWC_BCU_IRQ
, 3, 0x1f),
117 REGMAP_IRQ_REG(BXTWC_ADC_IRQ
, 4, 0xff),
118 REGMAP_IRQ_REG(BXTWC_USBC_IRQ
, 5, BIT(5)),
119 REGMAP_IRQ_REG(BXTWC_CHGR0_IRQ
, 5, 0x1f),
120 REGMAP_IRQ_REG(BXTWC_CHGR1_IRQ
, 6, 0x1f),
121 REGMAP_IRQ_REG(BXTWC_GPIO0_IRQ
, 7, 0xff),
122 REGMAP_IRQ_REG(BXTWC_GPIO1_IRQ
, 8, 0x3f),
123 REGMAP_IRQ_REG(BXTWC_CRIT_IRQ
, 9, 0x03),
126 static const struct regmap_irq bxtwc_regmap_irqs_tmu
[] = {
127 REGMAP_IRQ_REG(BXTWC_TMU_IRQ
, 0, 0x06),
130 static struct regmap_irq_chip bxtwc_regmap_irq_chip
= {
131 .name
= "bxtwc_irq_chip",
132 .status_base
= BXTWC_IRQLVL1
,
133 .mask_base
= BXTWC_MIRQLVL1
,
134 .irqs
= bxtwc_regmap_irqs
,
135 .num_irqs
= ARRAY_SIZE(bxtwc_regmap_irqs
),
139 static struct regmap_irq_chip bxtwc_regmap_irq_chip_level2
= {
140 .name
= "bxtwc_irq_chip_level2",
141 .status_base
= BXTWC_THRM0IRQ
,
142 .mask_base
= BXTWC_MTHRM0IRQ
,
143 .irqs
= bxtwc_regmap_irqs_level2
,
144 .num_irqs
= ARRAY_SIZE(bxtwc_regmap_irqs_level2
),
148 static struct regmap_irq_chip bxtwc_regmap_irq_chip_tmu
= {
149 .name
= "bxtwc_irq_chip_tmu",
150 .status_base
= BXTWC_TMUIRQ
,
151 .mask_base
= BXTWC_MTMUIRQ
,
152 .irqs
= bxtwc_regmap_irqs_tmu
,
153 .num_irqs
= ARRAY_SIZE(bxtwc_regmap_irqs_tmu
),
157 static struct resource gpio_resources
[] = {
158 DEFINE_RES_IRQ_NAMED(BXTWC_GPIO0_IRQ
, "GPIO0"),
159 DEFINE_RES_IRQ_NAMED(BXTWC_GPIO1_IRQ
, "GPIO1"),
162 static struct resource adc_resources
[] = {
163 DEFINE_RES_IRQ_NAMED(BXTWC_ADC_IRQ
, "ADC"),
166 static struct resource usbc_resources
[] = {
167 DEFINE_RES_IRQ(BXTWC_USBC_IRQ
),
170 static struct resource charger_resources
[] = {
171 DEFINE_RES_IRQ_NAMED(BXTWC_CHGR0_IRQ
, "CHARGER"),
172 DEFINE_RES_IRQ_NAMED(BXTWC_CHGR1_IRQ
, "CHARGER1"),
175 static struct resource thermal_resources
[] = {
176 DEFINE_RES_IRQ(BXTWC_THRM0_IRQ
),
177 DEFINE_RES_IRQ(BXTWC_THRM1_IRQ
),
178 DEFINE_RES_IRQ(BXTWC_THRM2_IRQ
),
181 static struct resource bcu_resources
[] = {
182 DEFINE_RES_IRQ_NAMED(BXTWC_BCU_IRQ
, "BCU"),
185 static struct resource tmu_resources
[] = {
186 DEFINE_RES_IRQ_NAMED(BXTWC_TMU_IRQ
, "TMU"),
189 static struct mfd_cell bxt_wc_dev
[] = {
191 .name
= "bxt_wcove_gpadc",
192 .num_resources
= ARRAY_SIZE(adc_resources
),
193 .resources
= adc_resources
,
196 .name
= "bxt_wcove_thermal",
197 .num_resources
= ARRAY_SIZE(thermal_resources
),
198 .resources
= thermal_resources
,
201 .name
= "bxt_wcove_usbc",
202 .num_resources
= ARRAY_SIZE(usbc_resources
),
203 .resources
= usbc_resources
,
206 .name
= "bxt_wcove_ext_charger",
207 .num_resources
= ARRAY_SIZE(charger_resources
),
208 .resources
= charger_resources
,
211 .name
= "bxt_wcove_bcu",
212 .num_resources
= ARRAY_SIZE(bcu_resources
),
213 .resources
= bcu_resources
,
216 .name
= "bxt_wcove_tmu",
217 .num_resources
= ARRAY_SIZE(tmu_resources
),
218 .resources
= tmu_resources
,
222 .name
= "bxt_wcove_gpio",
223 .num_resources
= ARRAY_SIZE(gpio_resources
),
224 .resources
= gpio_resources
,
227 .name
= "bxt_wcove_region",
231 static int regmap_ipc_byte_reg_read(void *context
, unsigned int reg
,
238 struct intel_soc_pmic
*pmic
= context
;
240 if (reg
& REG_ADDR_MASK
)
241 i2c_addr
= (reg
& REG_ADDR_MASK
) >> REG_ADDR_SHIFT
;
243 i2c_addr
= BXTWC_DEVICE1_ADDR
;
245 dev_err(pmic
->dev
, "I2C address not set\n");
249 reg
&= REG_OFFSET_MASK
;
252 ipc_in
[1] = i2c_addr
;
253 ret
= intel_pmc_ipc_command(PMC_IPC_PMIC_ACCESS
,
254 PMC_IPC_PMIC_ACCESS_READ
,
255 ipc_in
, sizeof(ipc_in
), (u32
*)ipc_out
, 1);
257 dev_err(pmic
->dev
, "Failed to read from PMIC\n");
265 static int regmap_ipc_byte_reg_write(void *context
, unsigned int reg
,
271 struct intel_soc_pmic
*pmic
= context
;
273 if (reg
& REG_ADDR_MASK
)
274 i2c_addr
= (reg
& REG_ADDR_MASK
) >> REG_ADDR_SHIFT
;
276 i2c_addr
= BXTWC_DEVICE1_ADDR
;
278 dev_err(pmic
->dev
, "I2C address not set\n");
282 reg
&= REG_OFFSET_MASK
;
285 ipc_in
[1] = i2c_addr
;
287 ret
= intel_pmc_ipc_command(PMC_IPC_PMIC_ACCESS
,
288 PMC_IPC_PMIC_ACCESS_WRITE
,
289 ipc_in
, sizeof(ipc_in
), NULL
, 0);
291 dev_err(pmic
->dev
, "Failed to write to PMIC\n");
298 /* sysfs interfaces to r/w PMIC registers, required by initial script */
299 static unsigned long bxtwc_reg_addr
;
300 static ssize_t
bxtwc_reg_show(struct device
*dev
,
301 struct device_attribute
*attr
, char *buf
)
303 return sprintf(buf
, "0x%lx\n", bxtwc_reg_addr
);
306 static ssize_t
bxtwc_reg_store(struct device
*dev
,
307 struct device_attribute
*attr
, const char *buf
, size_t count
)
309 if (kstrtoul(buf
, 0, &bxtwc_reg_addr
)) {
310 dev_err(dev
, "Invalid register address\n");
313 return (ssize_t
)count
;
316 static ssize_t
bxtwc_val_show(struct device
*dev
,
317 struct device_attribute
*attr
, char *buf
)
321 struct intel_soc_pmic
*pmic
= dev_get_drvdata(dev
);
323 ret
= regmap_read(pmic
->regmap
, bxtwc_reg_addr
, &val
);
325 dev_err(dev
, "Failed to read 0x%lx\n", bxtwc_reg_addr
);
329 return sprintf(buf
, "0x%02x\n", val
);
332 static ssize_t
bxtwc_val_store(struct device
*dev
,
333 struct device_attribute
*attr
, const char *buf
, size_t count
)
337 struct intel_soc_pmic
*pmic
= dev_get_drvdata(dev
);
339 ret
= kstrtouint(buf
, 0, &val
);
343 ret
= regmap_write(pmic
->regmap
, bxtwc_reg_addr
, val
);
345 dev_err(dev
, "Failed to write value 0x%02x to address 0x%lx",
346 val
, bxtwc_reg_addr
);
352 static DEVICE_ATTR(addr
, S_IWUSR
| S_IRUSR
, bxtwc_reg_show
, bxtwc_reg_store
);
353 static DEVICE_ATTR(val
, S_IWUSR
| S_IRUSR
, bxtwc_val_show
, bxtwc_val_store
);
354 static struct attribute
*bxtwc_attrs
[] = {
360 static const struct attribute_group bxtwc_group
= {
361 .attrs
= bxtwc_attrs
,
364 static const struct regmap_config bxtwc_regmap_config
= {
367 .reg_write
= regmap_ipc_byte_reg_write
,
368 .reg_read
= regmap_ipc_byte_reg_read
,
371 static int bxtwc_probe(struct platform_device
*pdev
)
376 unsigned long long hrv
;
377 struct intel_soc_pmic
*pmic
;
379 handle
= ACPI_HANDLE(&pdev
->dev
);
380 status
= acpi_evaluate_integer(handle
, "_HRV", NULL
, &hrv
);
381 if (ACPI_FAILURE(status
)) {
382 dev_err(&pdev
->dev
, "Failed to get PMIC hardware revision\n");
385 if (hrv
!= BROXTON_PMIC_WC_HRV
) {
386 dev_err(&pdev
->dev
, "Invalid PMIC hardware revision: %llu\n",
391 pmic
= devm_kzalloc(&pdev
->dev
, sizeof(*pmic
), GFP_KERNEL
);
395 ret
= platform_get_irq(pdev
, 0);
397 dev_err(&pdev
->dev
, "Invalid IRQ\n");
402 dev_set_drvdata(&pdev
->dev
, pmic
);
403 pmic
->dev
= &pdev
->dev
;
405 pmic
->regmap
= devm_regmap_init(&pdev
->dev
, NULL
, pmic
,
406 &bxtwc_regmap_config
);
407 if (IS_ERR(pmic
->regmap
)) {
408 ret
= PTR_ERR(pmic
->regmap
);
409 dev_err(&pdev
->dev
, "Failed to initialise regmap: %d\n", ret
);
413 ret
= regmap_add_irq_chip(pmic
->regmap
, pmic
->irq
,
414 IRQF_ONESHOT
| IRQF_SHARED
,
415 0, &bxtwc_regmap_irq_chip
,
416 &pmic
->irq_chip_data
);
418 dev_err(&pdev
->dev
, "Failed to add IRQ chip\n");
422 ret
= regmap_add_irq_chip(pmic
->regmap
, pmic
->irq
,
423 IRQF_ONESHOT
| IRQF_SHARED
,
424 0, &bxtwc_regmap_irq_chip_level2
,
425 &pmic
->irq_chip_data_level2
);
427 dev_err(&pdev
->dev
, "Failed to add secondary IRQ chip\n");
428 goto err_irq_chip_level2
;
431 ret
= regmap_add_irq_chip(pmic
->regmap
, pmic
->irq
,
432 IRQF_ONESHOT
| IRQF_SHARED
,
433 0, &bxtwc_regmap_irq_chip_tmu
,
434 &pmic
->irq_chip_data_tmu
);
436 dev_err(&pdev
->dev
, "Failed to add TMU IRQ chip\n");
437 goto err_irq_chip_tmu
;
440 ret
= mfd_add_devices(&pdev
->dev
, PLATFORM_DEVID_NONE
, bxt_wc_dev
,
441 ARRAY_SIZE(bxt_wc_dev
), NULL
, 0,
444 dev_err(&pdev
->dev
, "Failed to add devices\n");
448 ret
= sysfs_create_group(&pdev
->dev
.kobj
, &bxtwc_group
);
450 dev_err(&pdev
->dev
, "Failed to create sysfs group %d\n", ret
);
455 * There is known hw bug. Upon reset BIT 5 of register
456 * BXTWC_CHGR_LVL1_IRQ is 0 which is the expected value. However,
457 * later it's set to 1(masked) automatically by hardware. So we
458 * have the software workaround here to unmaksed it in order to let
459 * charger interrutp work.
461 regmap_update_bits(pmic
->regmap
, BXTWC_MIRQLVL1
,
462 BXTWC_MIRQLVL1_MCHGR
, 0);
467 mfd_remove_devices(&pdev
->dev
);
469 regmap_del_irq_chip(pmic
->irq
, pmic
->irq_chip_data_tmu
);
471 regmap_del_irq_chip(pmic
->irq
, pmic
->irq_chip_data_level2
);
473 regmap_del_irq_chip(pmic
->irq
, pmic
->irq_chip_data
);
478 static int bxtwc_remove(struct platform_device
*pdev
)
480 struct intel_soc_pmic
*pmic
= dev_get_drvdata(&pdev
->dev
);
482 sysfs_remove_group(&pdev
->dev
.kobj
, &bxtwc_group
);
483 mfd_remove_devices(&pdev
->dev
);
484 regmap_del_irq_chip(pmic
->irq
, pmic
->irq_chip_data
);
485 regmap_del_irq_chip(pmic
->irq
, pmic
->irq_chip_data_level2
);
486 regmap_del_irq_chip(pmic
->irq
, pmic
->irq_chip_data_tmu
);
491 static void bxtwc_shutdown(struct platform_device
*pdev
)
493 struct intel_soc_pmic
*pmic
= dev_get_drvdata(&pdev
->dev
);
495 disable_irq(pmic
->irq
);
498 #ifdef CONFIG_PM_SLEEP
499 static int bxtwc_suspend(struct device
*dev
)
501 struct intel_soc_pmic
*pmic
= dev_get_drvdata(dev
);
503 disable_irq(pmic
->irq
);
508 static int bxtwc_resume(struct device
*dev
)
510 struct intel_soc_pmic
*pmic
= dev_get_drvdata(dev
);
512 enable_irq(pmic
->irq
);
516 static SIMPLE_DEV_PM_OPS(bxtwc_pm_ops
, bxtwc_suspend
, bxtwc_resume
);
518 static const struct acpi_device_id bxtwc_acpi_ids
[] = {
522 MODULE_DEVICE_TABLE(acpi
, bxtwc_acpi_ids
);
524 static struct platform_driver bxtwc_driver
= {
525 .probe
= bxtwc_probe
,
526 .remove
= bxtwc_remove
,
527 .shutdown
= bxtwc_shutdown
,
529 .name
= "BXTWC PMIC",
531 .acpi_match_table
= ACPI_PTR(bxtwc_acpi_ids
),
535 module_platform_driver(bxtwc_driver
);
537 MODULE_LICENSE("GPL v2");
538 MODULE_AUTHOR("Qipeng Zha<qipeng.zha@intel.com>");