3 * Handle TWL4030 Power initialization
5 * Copyright (C) 2008 Nokia Corporation
6 * Copyright (C) 2006 Texas Instruments, Inc
8 * Written by Kalle Jokiniemi
9 * Peter De Schrijver <peter.de-schrijver@nokia.com>
10 * Several fixes by Amit Kucheria <amit.kucheria@verdurent.com>
12 * This file is subject to the terms and conditions of the GNU General
13 * Public License. See the file "COPYING" in the main directory of this
14 * archive for more details.
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
26 #include <linux/module.h>
28 #include <linux/i2c/twl.h>
29 #include <linux/platform_device.h>
31 #include <linux/of_device.h>
33 #include <asm/mach-types.h>
35 static u8 twl4030_start_script_address
= 0x2b;
37 /* Register bits for P1, P2 and P3_SW_EVENTS */
38 #define PWR_STOPON_PRWON BIT(6)
39 #define PWR_STOPON_SYSEN BIT(5)
40 #define PWR_ENABLE_WARMRESET BIT(4)
41 #define PWR_LVL_WAKEUP BIT(3)
42 #define PWR_DEVACT BIT(2)
43 #define PWR_DEVSLP BIT(1)
44 #define PWR_DEVOFF BIT(0)
46 /* Register bits for CFG_P1_TRANSITION (also for P2 and P3) */
47 #define STARTON_SWBUG BIT(7) /* Start on watchdog */
48 #define STARTON_VBUS BIT(5) /* Start on VBUS */
49 #define STARTON_VBAT BIT(4) /* Start on battery insert */
50 #define STARTON_RTC BIT(3) /* Start on RTC */
51 #define STARTON_USB BIT(2) /* Start on USB host */
52 #define STARTON_CHG BIT(1) /* Start on charger */
53 #define STARTON_PWON BIT(0) /* Start on PWRON button */
55 #define SEQ_OFFSYNC (1 << 0)
57 #define PHY_TO_OFF_PM_MASTER(p) (p - 0x36)
58 #define PHY_TO_OFF_PM_RECEIVER(p) (p - 0x5b)
60 /* resource - hfclk */
61 #define R_HFCLKOUT_DEV_GRP PHY_TO_OFF_PM_RECEIVER(0xe6)
64 #define R_P1_SW_EVENTS PHY_TO_OFF_PM_MASTER(0x46)
65 #define R_P2_SW_EVENTS PHY_TO_OFF_PM_MASTER(0x47)
66 #define R_P3_SW_EVENTS PHY_TO_OFF_PM_MASTER(0x48)
67 #define R_CFG_P1_TRANSITION PHY_TO_OFF_PM_MASTER(0x36)
68 #define R_CFG_P2_TRANSITION PHY_TO_OFF_PM_MASTER(0x37)
69 #define R_CFG_P3_TRANSITION PHY_TO_OFF_PM_MASTER(0x38)
71 #define END_OF_SCRIPT 0x3f
73 #define R_SEQ_ADD_A2S PHY_TO_OFF_PM_MASTER(0x55)
74 #define R_SEQ_ADD_S2A12 PHY_TO_OFF_PM_MASTER(0x56)
75 #define R_SEQ_ADD_S2A3 PHY_TO_OFF_PM_MASTER(0x57)
76 #define R_SEQ_ADD_WARM PHY_TO_OFF_PM_MASTER(0x58)
77 #define R_MEMORY_ADDRESS PHY_TO_OFF_PM_MASTER(0x59)
78 #define R_MEMORY_DATA PHY_TO_OFF_PM_MASTER(0x5a)
80 /* resource configuration registers
81 <RESOURCE>_DEV_GRP at address 'n+0'
82 <RESOURCE>_TYPE at address 'n+1'
83 <RESOURCE>_REMAP at address 'n+2'
84 <RESOURCE>_DEDICATED at address 'n+3'
86 #define DEV_GRP_OFFSET 0
88 #define REMAP_OFFSET 2
89 #define DEDICATED_OFFSET 3
91 /* Bit positions in the registers */
93 /* <RESOURCE>_DEV_GRP */
94 #define DEV_GRP_SHIFT 5
95 #define DEV_GRP_MASK (7 << DEV_GRP_SHIFT)
99 #define TYPE_MASK (7 << TYPE_SHIFT)
100 #define TYPE2_SHIFT 3
101 #define TYPE2_MASK (3 << TYPE2_SHIFT)
103 /* <RESOURCE>_REMAP */
104 #define SLEEP_STATE_SHIFT 0
105 #define SLEEP_STATE_MASK (0xf << SLEEP_STATE_SHIFT)
106 #define OFF_STATE_SHIFT 4
107 #define OFF_STATE_MASK (0xf << OFF_STATE_SHIFT)
109 static u8 res_config_addrs
[] = {
120 [RES_VINTANA1
] = 0x3f,
121 [RES_VINTANA2
] = 0x43,
122 [RES_VINTDIG
] = 0x47,
126 [RES_VUSB_1V5
] = 0x71,
127 [RES_VUSB_1V8
] = 0x74,
128 [RES_VUSB_3V1
] = 0x77,
131 [RES_NRES_PWRON
] = 0x82,
134 [RES_HFCLKOUT
] = 0x8b,
135 [RES_32KCLKOUT
] = 0x8e,
137 [RES_MAIN_REF
] = 0x94,
141 * Usable values for .remap_sleep and .remap_off
142 * Based on table "5.3.3 Resource Operating modes"
147 TWL_REMAP_ACTIVE
= 9,
151 * Macros to configure the PM register states for various resources.
152 * Note that we can make MSG_SINGULAR etc private to this driver once
153 * omap3 has been made DT only.
155 #define TWL_DFLT_DELAY 2 /* typically 2 32 KiHz cycles */
156 #define TWL_DEV_GRP_P123 (DEV_GRP_P1 | DEV_GRP_P2 | DEV_GRP_P3)
157 #define TWL_RESOURCE_SET(res, state) \
158 { MSG_SINGULAR(DEV_GRP_NULL, (res), (state)), TWL_DFLT_DELAY }
159 #define TWL_RESOURCE_ON(res) TWL_RESOURCE_SET(res, RES_STATE_ACTIVE)
160 #define TWL_RESOURCE_OFF(res) TWL_RESOURCE_SET(res, RES_STATE_OFF)
161 #define TWL_RESOURCE_RESET(res) TWL_RESOURCE_SET(res, RES_STATE_WRST)
163 * It seems that type1 and type2 is just the resource init order
164 * number for the type1 and type2 group.
166 #define TWL_RESOURCE_SET_ACTIVE(res, state) \
167 { MSG_SINGULAR(DEV_GRP_NULL, (res), RES_STATE_ACTIVE), (state) }
168 #define TWL_RESOURCE_GROUP_RESET(group, type1, type2) \
169 { MSG_BROADCAST(DEV_GRP_NULL, (group), (type1), (type2), \
170 RES_STATE_WRST), TWL_DFLT_DELAY }
171 #define TWL_RESOURCE_GROUP_SLEEP(group, type, type2) \
172 { MSG_BROADCAST(DEV_GRP_NULL, (group), (type), (type2), \
173 RES_STATE_SLEEP), TWL_DFLT_DELAY }
174 #define TWL_RESOURCE_GROUP_ACTIVE(group, type, type2) \
175 { MSG_BROADCAST(DEV_GRP_NULL, (group), (type), (type2), \
176 RES_STATE_ACTIVE), TWL_DFLT_DELAY }
177 #define TWL_REMAP_SLEEP(res, devgrp, typ, typ2) \
178 { .resource = (res), .devgroup = (devgrp), \
179 .type = (typ), .type2 = (typ2), \
180 .remap_off = TWL_REMAP_OFF, \
181 .remap_sleep = TWL_REMAP_SLEEP, }
182 #define TWL_REMAP_OFF(res, devgrp, typ, typ2) \
183 { .resource = (res), .devgroup = (devgrp), \
184 .type = (typ), .type2 = (typ2), \
185 .remap_off = TWL_REMAP_OFF, .remap_sleep = TWL_REMAP_OFF, }
187 static int twl4030_write_script_byte(u8 address
, u8 byte
)
191 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, address
, R_MEMORY_ADDRESS
);
194 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, byte
, R_MEMORY_DATA
);
199 static int twl4030_write_script_ins(u8 address
, u16 pmb_message
,
205 err
= twl4030_write_script_byte(address
++, pmb_message
>> 8);
208 err
= twl4030_write_script_byte(address
++, pmb_message
& 0xff);
211 err
= twl4030_write_script_byte(address
++, delay
);
214 err
= twl4030_write_script_byte(address
++, next
);
219 static int twl4030_write_script(u8 address
, struct twl4030_ins
*script
,
224 for (; len
; len
--, address
++, script
++) {
226 err
= twl4030_write_script_ins(address
,
233 err
= twl4030_write_script_ins(address
,
244 static int twl4030_config_wakeup3_sequence(u8 address
)
249 /* Set SLEEP to ACTIVE SEQ address for P3 */
250 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, address
, R_SEQ_ADD_S2A3
);
254 /* P3 LVL_WAKEUP should be on LEVEL */
255 err
= twl_i2c_read_u8(TWL_MODULE_PM_MASTER
, &data
, R_P3_SW_EVENTS
);
258 data
|= PWR_LVL_WAKEUP
;
259 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, data
, R_P3_SW_EVENTS
);
262 pr_err("TWL4030 wakeup sequence for P3 config error\n");
267 twl4030_config_wakeup12_sequence(const struct twl4030_power_data
*pdata
,
273 /* Set SLEEP to ACTIVE SEQ address for P1 and P2 */
274 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, address
, R_SEQ_ADD_S2A12
);
278 /* P1/P2 LVL_WAKEUP should be on LEVEL */
279 err
= twl_i2c_read_u8(TWL_MODULE_PM_MASTER
, &data
, R_P1_SW_EVENTS
);
283 data
|= PWR_LVL_WAKEUP
;
284 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, data
, R_P1_SW_EVENTS
);
288 err
= twl_i2c_read_u8(TWL_MODULE_PM_MASTER
, &data
, R_P2_SW_EVENTS
);
292 data
|= PWR_LVL_WAKEUP
;
293 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, data
, R_P2_SW_EVENTS
);
297 if (pdata
->ac_charger_quirk
|| machine_is_omap_3430sdp() ||
298 machine_is_omap_ldp()) {
299 /* Disabling AC charger effect on sleep-active transitions */
300 err
= twl_i2c_read_u8(TWL_MODULE_PM_MASTER
, &data
,
301 R_CFG_P1_TRANSITION
);
304 data
&= ~STARTON_CHG
;
305 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, data
,
306 R_CFG_P1_TRANSITION
);
313 pr_err("TWL4030 wakeup sequence for P1 and P2" \
318 static int twl4030_config_sleep_sequence(u8 address
)
322 /* Set ACTIVE to SLEEP SEQ address in T2 memory*/
323 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, address
, R_SEQ_ADD_A2S
);
326 pr_err("TWL4030 sleep sequence config error\n");
331 static int twl4030_config_warmreset_sequence(u8 address
)
336 /* Set WARM RESET SEQ address for P1 */
337 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, address
, R_SEQ_ADD_WARM
);
341 /* P1/P2/P3 enable WARMRESET */
342 err
= twl_i2c_read_u8(TWL_MODULE_PM_MASTER
, &rd_data
, R_P1_SW_EVENTS
);
346 rd_data
|= PWR_ENABLE_WARMRESET
;
347 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, rd_data
, R_P1_SW_EVENTS
);
351 err
= twl_i2c_read_u8(TWL_MODULE_PM_MASTER
, &rd_data
, R_P2_SW_EVENTS
);
355 rd_data
|= PWR_ENABLE_WARMRESET
;
356 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, rd_data
, R_P2_SW_EVENTS
);
360 err
= twl_i2c_read_u8(TWL_MODULE_PM_MASTER
, &rd_data
, R_P3_SW_EVENTS
);
364 rd_data
|= PWR_ENABLE_WARMRESET
;
365 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, rd_data
, R_P3_SW_EVENTS
);
368 pr_err("TWL4030 warmreset seq config error\n");
372 static int twl4030_configure_resource(struct twl4030_resconfig
*rconfig
)
380 if (rconfig
->resource
> TOTAL_RESOURCES
) {
381 pr_err("TWL4030 Resource %d does not exist\n",
386 rconfig_addr
= res_config_addrs
[rconfig
->resource
];
388 /* Set resource group */
389 err
= twl_i2c_read_u8(TWL_MODULE_PM_RECEIVER
, &grp
,
390 rconfig_addr
+ DEV_GRP_OFFSET
);
392 pr_err("TWL4030 Resource %d group could not be read\n",
397 if (rconfig
->devgroup
!= TWL4030_RESCONFIG_UNDEF
) {
398 grp
&= ~DEV_GRP_MASK
;
399 grp
|= rconfig
->devgroup
<< DEV_GRP_SHIFT
;
400 err
= twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER
,
401 grp
, rconfig_addr
+ DEV_GRP_OFFSET
);
403 pr_err("TWL4030 failed to program devgroup\n");
408 /* Set resource types */
409 err
= twl_i2c_read_u8(TWL_MODULE_PM_RECEIVER
, &type
,
410 rconfig_addr
+ TYPE_OFFSET
);
412 pr_err("TWL4030 Resource %d type could not be read\n",
417 if (rconfig
->type
!= TWL4030_RESCONFIG_UNDEF
) {
419 type
|= rconfig
->type
<< TYPE_SHIFT
;
422 if (rconfig
->type2
!= TWL4030_RESCONFIG_UNDEF
) {
424 type
|= rconfig
->type2
<< TYPE2_SHIFT
;
427 err
= twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER
,
428 type
, rconfig_addr
+ TYPE_OFFSET
);
430 pr_err("TWL4030 failed to program resource type\n");
434 /* Set remap states */
435 err
= twl_i2c_read_u8(TWL_MODULE_PM_RECEIVER
, &remap
,
436 rconfig_addr
+ REMAP_OFFSET
);
438 pr_err("TWL4030 Resource %d remap could not be read\n",
443 if (rconfig
->remap_off
!= TWL4030_RESCONFIG_UNDEF
) {
444 remap
&= ~OFF_STATE_MASK
;
445 remap
|= rconfig
->remap_off
<< OFF_STATE_SHIFT
;
448 if (rconfig
->remap_sleep
!= TWL4030_RESCONFIG_UNDEF
) {
449 remap
&= ~SLEEP_STATE_MASK
;
450 remap
|= rconfig
->remap_sleep
<< SLEEP_STATE_SHIFT
;
453 err
= twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER
,
455 rconfig_addr
+ REMAP_OFFSET
);
457 pr_err("TWL4030 failed to program remap\n");
464 static int load_twl4030_script(const struct twl4030_power_data
*pdata
,
465 struct twl4030_script
*tscript
,
471 /* Make sure the script isn't going beyond last valid address (0x3f) */
472 if ((address
+ tscript
->size
) > END_OF_SCRIPT
) {
473 pr_err("TWL4030 scripts too big error\n");
477 err
= twl4030_write_script(address
, tscript
->script
, tscript
->size
);
481 if (tscript
->flags
& TWL4030_WRST_SCRIPT
) {
482 err
= twl4030_config_warmreset_sequence(address
);
486 if (tscript
->flags
& TWL4030_WAKEUP12_SCRIPT
) {
487 /* Reset any existing sleep script to avoid hangs on reboot */
488 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, END_OF_SCRIPT
,
493 err
= twl4030_config_wakeup12_sequence(pdata
, address
);
498 if (tscript
->flags
& TWL4030_WAKEUP3_SCRIPT
) {
499 err
= twl4030_config_wakeup3_sequence(address
);
503 if (tscript
->flags
& TWL4030_SLEEP_SCRIPT
) {
505 pr_warning("TWL4030: Bad order of scripts (sleep "\
506 "script before wakeup) Leads to boot"\
507 "failure on some boards\n");
508 err
= twl4030_config_sleep_sequence(address
);
514 int twl4030_remove_script(u8 flags
)
518 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, TWL4030_PM_MASTER_KEY_CFG1
,
519 TWL4030_PM_MASTER_PROTECT_KEY
);
521 pr_err("twl4030: unable to unlock PROTECT_KEY\n");
525 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, TWL4030_PM_MASTER_KEY_CFG2
,
526 TWL4030_PM_MASTER_PROTECT_KEY
);
528 pr_err("twl4030: unable to unlock PROTECT_KEY\n");
532 if (flags
& TWL4030_WRST_SCRIPT
) {
533 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, END_OF_SCRIPT
,
538 if (flags
& TWL4030_WAKEUP12_SCRIPT
) {
539 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, END_OF_SCRIPT
,
544 if (flags
& TWL4030_WAKEUP3_SCRIPT
) {
545 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, END_OF_SCRIPT
,
550 if (flags
& TWL4030_SLEEP_SCRIPT
) {
551 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, END_OF_SCRIPT
,
557 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, 0,
558 TWL4030_PM_MASTER_PROTECT_KEY
);
560 pr_err("TWL4030 Unable to relock registers\n");
566 twl4030_power_configure_scripts(const struct twl4030_power_data
*pdata
)
570 u8 address
= twl4030_start_script_address
;
572 for (i
= 0; i
< pdata
->num
; i
++) {
573 err
= load_twl4030_script(pdata
, pdata
->scripts
[i
], address
);
576 address
+= pdata
->scripts
[i
]->size
;
582 static void twl4030_patch_rconfig(struct twl4030_resconfig
*common
,
583 struct twl4030_resconfig
*board
)
585 while (common
->resource
) {
586 struct twl4030_resconfig
*b
= board
;
588 while (b
->resource
) {
589 if (b
->resource
== common
->resource
) {
600 twl4030_power_configure_resources(const struct twl4030_power_data
*pdata
)
602 struct twl4030_resconfig
*resconfig
= pdata
->resource_config
;
603 struct twl4030_resconfig
*boardconf
= pdata
->board_config
;
608 twl4030_patch_rconfig(resconfig
, boardconf
);
610 while (resconfig
->resource
) {
611 err
= twl4030_configure_resource(resconfig
);
621 static int twl4030_starton_mask_and_set(u8 bitmask
, u8 bitvalues
)
623 u8 regs
[3] = { TWL4030_PM_MASTER_CFG_P1_TRANSITION
,
624 TWL4030_PM_MASTER_CFG_P2_TRANSITION
,
625 TWL4030_PM_MASTER_CFG_P3_TRANSITION
, };
629 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, TWL4030_PM_MASTER_KEY_CFG1
,
630 TWL4030_PM_MASTER_PROTECT_KEY
);
633 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
,
634 TWL4030_PM_MASTER_KEY_CFG2
,
635 TWL4030_PM_MASTER_PROTECT_KEY
);
639 for (i
= 0; i
< sizeof(regs
); i
++) {
640 err
= twl_i2c_read_u8(TWL_MODULE_PM_MASTER
,
644 val
= (~bitmask
& val
) | (bitmask
& bitvalues
);
645 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
,
652 pr_err("TWL4030 Register access failed: %i\n", err
);
655 return twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, 0,
656 TWL4030_PM_MASTER_PROTECT_KEY
);
660 * In master mode, start the power off sequence.
661 * After a successful execution, TWL shuts down the power to the SoC
662 * and all peripherals connected to it.
664 void twl4030_power_off(void)
668 /* Disable start on charger or VBUS as it can break poweroff */
669 err
= twl4030_starton_mask_and_set(STARTON_VBUS
| STARTON_CHG
, 0);
671 pr_err("TWL4030 Unable to configure start-up\n");
673 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, PWR_DEVOFF
,
674 TWL4030_PM_MASTER_P1_SW_EVENTS
);
676 pr_err("TWL4030 Unable to power off\n");
679 static bool twl4030_power_use_poweroff(const struct twl4030_power_data
*pdata
,
680 struct device_node
*node
)
682 if (pdata
&& pdata
->use_poweroff
)
685 if (of_property_read_bool(node
, "ti,system-power-controller"))
688 if (of_property_read_bool(node
, "ti,use_poweroff"))
696 /* Generic warm reset configuration for omap3 */
698 static struct twl4030_ins omap3_wrst_seq
[] = {
699 TWL_RESOURCE_OFF(RES_NRES_PWRON
),
700 TWL_RESOURCE_OFF(RES_RESET
),
701 TWL_RESOURCE_RESET(RES_MAIN_REF
),
702 TWL_RESOURCE_GROUP_RESET(RES_GRP_ALL
, RES_TYPE_R0
, RES_TYPE2_R2
),
703 TWL_RESOURCE_RESET(RES_VUSB_3V1
),
704 TWL_RESOURCE_GROUP_RESET(RES_GRP_ALL
, RES_TYPE_R0
, RES_TYPE2_R1
),
705 TWL_RESOURCE_GROUP_RESET(RES_GRP_RC
, RES_TYPE_ALL
, RES_TYPE2_R0
),
706 TWL_RESOURCE_ON(RES_RESET
),
707 TWL_RESOURCE_ON(RES_NRES_PWRON
),
710 static struct twl4030_script omap3_wrst_script
= {
711 .script
= omap3_wrst_seq
,
712 .size
= ARRAY_SIZE(omap3_wrst_seq
),
713 .flags
= TWL4030_WRST_SCRIPT
,
716 static struct twl4030_script
*omap3_reset_scripts
[] = {
720 static struct twl4030_resconfig omap3_rconfig
[] = {
721 TWL_REMAP_SLEEP(RES_HFCLKOUT
, DEV_GRP_P3
, -1, -1),
722 TWL_REMAP_SLEEP(RES_VDD1
, DEV_GRP_P1
, -1, -1),
723 TWL_REMAP_SLEEP(RES_VDD2
, DEV_GRP_P1
, -1, -1),
727 static struct twl4030_power_data omap3_reset
= {
728 .scripts
= omap3_reset_scripts
,
729 .num
= ARRAY_SIZE(omap3_reset_scripts
),
730 .resource_config
= omap3_rconfig
,
733 /* Recommended generic default idle configuration for off-idle */
735 /* Broadcast message to put res to sleep */
736 static struct twl4030_ins omap3_idle_sleep_on_seq
[] = {
737 TWL_RESOURCE_GROUP_SLEEP(RES_GRP_ALL
, RES_TYPE_ALL
, 0),
740 static struct twl4030_script omap3_idle_sleep_on_script
= {
741 .script
= omap3_idle_sleep_on_seq
,
742 .size
= ARRAY_SIZE(omap3_idle_sleep_on_seq
),
743 .flags
= TWL4030_SLEEP_SCRIPT
,
746 /* Broadcast message to put res to active */
747 static struct twl4030_ins omap3_idle_wakeup_p12_seq
[] = {
748 TWL_RESOURCE_GROUP_ACTIVE(RES_GRP_ALL
, RES_TYPE_ALL
, 0),
751 static struct twl4030_script omap3_idle_wakeup_p12_script
= {
752 .script
= omap3_idle_wakeup_p12_seq
,
753 .size
= ARRAY_SIZE(omap3_idle_wakeup_p12_seq
),
754 .flags
= TWL4030_WAKEUP12_SCRIPT
,
757 /* Broadcast message to put res to active */
758 static struct twl4030_ins omap3_idle_wakeup_p3_seq
[] = {
759 TWL_RESOURCE_SET_ACTIVE(RES_CLKEN
, 0x37),
760 TWL_RESOURCE_GROUP_ACTIVE(RES_GRP_ALL
, RES_TYPE_ALL
, 0),
763 static struct twl4030_script omap3_idle_wakeup_p3_script
= {
764 .script
= omap3_idle_wakeup_p3_seq
,
765 .size
= ARRAY_SIZE(omap3_idle_wakeup_p3_seq
),
766 .flags
= TWL4030_WAKEUP3_SCRIPT
,
769 static struct twl4030_script
*omap3_idle_scripts
[] = {
770 &omap3_idle_wakeup_p12_script
,
771 &omap3_idle_wakeup_p3_script
,
773 &omap3_idle_sleep_on_script
,
777 * Recommended configuration based on "Recommended Sleep
778 * Sequences for the Zoom Platform":
779 * http://omappedia.com/wiki/File:Recommended_Sleep_Sequences_Zoom.pdf
780 * Note that the type1 and type2 seem to be just the init order number
781 * for type1 and type2 groups as specified in the document mentioned
784 static struct twl4030_resconfig omap3_idle_rconfig
[] = {
785 TWL_REMAP_SLEEP(RES_VAUX1
, TWL4030_RESCONFIG_UNDEF
, 0, 0),
786 TWL_REMAP_SLEEP(RES_VAUX2
, TWL4030_RESCONFIG_UNDEF
, 0, 0),
787 TWL_REMAP_SLEEP(RES_VAUX3
, TWL4030_RESCONFIG_UNDEF
, 0, 0),
788 TWL_REMAP_SLEEP(RES_VAUX4
, TWL4030_RESCONFIG_UNDEF
, 0, 0),
789 TWL_REMAP_SLEEP(RES_VMMC1
, TWL4030_RESCONFIG_UNDEF
, 0, 0),
790 TWL_REMAP_SLEEP(RES_VMMC2
, TWL4030_RESCONFIG_UNDEF
, 0, 0),
791 TWL_REMAP_OFF(RES_VPLL1
, DEV_GRP_P1
, 3, 1),
792 TWL_REMAP_SLEEP(RES_VPLL2
, DEV_GRP_P1
, 0, 0),
793 TWL_REMAP_SLEEP(RES_VSIM
, TWL4030_RESCONFIG_UNDEF
, 0, 0),
794 TWL_REMAP_SLEEP(RES_VDAC
, TWL4030_RESCONFIG_UNDEF
, 0, 0),
795 TWL_REMAP_SLEEP(RES_VINTANA1
, TWL_DEV_GRP_P123
, 1, 2),
796 TWL_REMAP_SLEEP(RES_VINTANA2
, TWL_DEV_GRP_P123
, 0, 2),
797 TWL_REMAP_SLEEP(RES_VINTDIG
, TWL_DEV_GRP_P123
, 1, 2),
798 TWL_REMAP_SLEEP(RES_VIO
, TWL_DEV_GRP_P123
, 2, 2),
799 TWL_REMAP_OFF(RES_VDD1
, DEV_GRP_P1
, 4, 1),
800 TWL_REMAP_OFF(RES_VDD2
, DEV_GRP_P1
, 3, 1),
801 TWL_REMAP_SLEEP(RES_VUSB_1V5
, TWL4030_RESCONFIG_UNDEF
, 0, 0),
802 TWL_REMAP_SLEEP(RES_VUSB_1V8
, TWL4030_RESCONFIG_UNDEF
, 0, 0),
803 TWL_REMAP_SLEEP(RES_VUSB_3V1
, TWL_DEV_GRP_P123
, 0, 0),
804 /* Resource #20 USB charge pump skipped */
805 TWL_REMAP_SLEEP(RES_REGEN
, TWL_DEV_GRP_P123
, 2, 1),
806 TWL_REMAP_SLEEP(RES_NRES_PWRON
, TWL_DEV_GRP_P123
, 0, 1),
807 TWL_REMAP_SLEEP(RES_CLKEN
, TWL_DEV_GRP_P123
, 3, 2),
808 TWL_REMAP_SLEEP(RES_SYSEN
, TWL_DEV_GRP_P123
, 6, 1),
809 TWL_REMAP_SLEEP(RES_HFCLKOUT
, DEV_GRP_P3
, 0, 2),
810 TWL_REMAP_SLEEP(RES_32KCLKOUT
, TWL_DEV_GRP_P123
, 0, 0),
811 TWL_REMAP_SLEEP(RES_RESET
, TWL_DEV_GRP_P123
, 6, 0),
812 TWL_REMAP_SLEEP(RES_MAIN_REF
, TWL_DEV_GRP_P123
, 0, 0),
813 { /* Terminator */ },
816 static struct twl4030_power_data omap3_idle
= {
817 .scripts
= omap3_idle_scripts
,
818 .num
= ARRAY_SIZE(omap3_idle_scripts
),
819 .resource_config
= omap3_idle_rconfig
,
822 /* Disable 32 KiHz oscillator during idle */
823 static struct twl4030_resconfig osc_off_rconfig
[] = {
824 TWL_REMAP_OFF(RES_CLKEN
, DEV_GRP_P1
| DEV_GRP_P3
, 3, 2),
825 { /* Terminator */ },
828 static struct twl4030_power_data osc_off_idle
= {
829 .scripts
= omap3_idle_scripts
,
830 .num
= ARRAY_SIZE(omap3_idle_scripts
),
831 .resource_config
= omap3_idle_rconfig
,
832 .board_config
= osc_off_rconfig
,
835 static struct twl4030_power_data omap3_idle_ac_quirk
= {
836 .scripts
= omap3_idle_scripts
,
837 .num
= ARRAY_SIZE(omap3_idle_scripts
),
838 .resource_config
= omap3_idle_rconfig
,
839 .ac_charger_quirk
= true,
842 static struct twl4030_power_data omap3_idle_ac_quirk_osc_off
= {
843 .scripts
= omap3_idle_scripts
,
844 .num
= ARRAY_SIZE(omap3_idle_scripts
),
845 .resource_config
= omap3_idle_rconfig
,
846 .board_config
= osc_off_rconfig
,
847 .ac_charger_quirk
= true,
850 static const struct of_device_id twl4030_power_of_match
[] = {
852 .compatible
= "ti,twl4030-power",
855 .compatible
= "ti,twl4030-power-reset",
856 .data
= &omap3_reset
,
859 .compatible
= "ti,twl4030-power-idle",
863 .compatible
= "ti,twl4030-power-idle-osc-off",
864 .data
= &osc_off_idle
,
867 .compatible
= "ti,twl4030-power-omap3-sdp",
868 .data
= &omap3_idle_ac_quirk
,
871 .compatible
= "ti,twl4030-power-omap3-ldp",
872 .data
= &omap3_idle_ac_quirk_osc_off
,
875 .compatible
= "ti,twl4030-power-omap3-evm",
876 .data
= &omap3_idle_ac_quirk
,
880 MODULE_DEVICE_TABLE(of
, twl4030_power_of_match
);
881 #endif /* CONFIG_OF */
883 static int twl4030_power_probe(struct platform_device
*pdev
)
885 const struct twl4030_power_data
*pdata
= dev_get_platdata(&pdev
->dev
);
886 struct device_node
*node
= pdev
->dev
.of_node
;
887 const struct of_device_id
*match
;
892 if (!pdata
&& !node
) {
893 dev_err(&pdev
->dev
, "Platform data is missing\n");
897 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, TWL4030_PM_MASTER_KEY_CFG1
,
898 TWL4030_PM_MASTER_PROTECT_KEY
);
899 err
|= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
,
900 TWL4030_PM_MASTER_KEY_CFG2
,
901 TWL4030_PM_MASTER_PROTECT_KEY
);
904 pr_err("TWL4030 Unable to unlock registers\n");
908 match
= of_match_device(of_match_ptr(twl4030_power_of_match
),
910 if (match
&& match
->data
)
914 err
= twl4030_power_configure_scripts(pdata
);
916 pr_err("TWL4030 failed to load scripts\n");
919 err
= twl4030_power_configure_resources(pdata
);
921 pr_err("TWL4030 failed to configure resource\n");
926 /* Board has to be wired properly to use this feature */
927 if (twl4030_power_use_poweroff(pdata
, node
) && !pm_power_off
) {
928 /* Default for SEQ_OFFSYNC is set, lets ensure this */
929 err
= twl_i2c_read_u8(TWL_MODULE_PM_MASTER
, &val
,
930 TWL4030_PM_MASTER_CFG_P123_TRANSITION
);
932 pr_warning("TWL4030 Unable to read registers\n");
934 } else if (!(val
& SEQ_OFFSYNC
)) {
936 err
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, val
,
937 TWL4030_PM_MASTER_CFG_P123_TRANSITION
);
939 pr_err("TWL4030 Unable to setup SEQ_OFFSYNC\n");
944 pm_power_off
= twl4030_power_off
;
948 err2
= twl_i2c_write_u8(TWL_MODULE_PM_MASTER
, 0,
949 TWL4030_PM_MASTER_PROTECT_KEY
);
951 pr_err("TWL4030 Unable to relock registers\n");
958 static int twl4030_power_remove(struct platform_device
*pdev
)
963 static struct platform_driver twl4030_power_driver
= {
965 .name
= "twl4030_power",
966 .of_match_table
= of_match_ptr(twl4030_power_of_match
),
968 .probe
= twl4030_power_probe
,
969 .remove
= twl4030_power_remove
,
972 module_platform_driver(twl4030_power_driver
);
974 MODULE_AUTHOR("Nokia Corporation");
975 MODULE_AUTHOR("Texas Instruments, Inc.");
976 MODULE_DESCRIPTION("Power management for TWL4030");
977 MODULE_LICENSE("GPL");
978 MODULE_ALIAS("platform:twl4030_power");