sh_eth: fix EESIPR values for SH77{34|63}
[linux/fpc-iii.git] / drivers / pci / ats.c
blobeeb9fb2b47aa07f01381a7cd82b2c73f93206fed
1 /*
2 * drivers/pci/ats.c
4 * Copyright (C) 2009 Intel Corporation, Yu Zhao <yu.zhao@intel.com>
5 * Copyright (C) 2011 Advanced Micro Devices,
7 * PCI Express I/O Virtualization (IOV) support.
8 * Address Translation Service 1.0
9 * Page Request Interface added by Joerg Roedel <joerg.roedel@amd.com>
10 * PASID support added by Joerg Roedel <joerg.roedel@amd.com>
13 #include <linux/export.h>
14 #include <linux/pci-ats.h>
15 #include <linux/pci.h>
16 #include <linux/slab.h>
18 #include "pci.h"
20 void pci_ats_init(struct pci_dev *dev)
22 int pos;
24 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ATS);
25 if (!pos)
26 return;
28 dev->ats_cap = pos;
31 /**
32 * pci_enable_ats - enable the ATS capability
33 * @dev: the PCI device
34 * @ps: the IOMMU page shift
36 * Returns 0 on success, or negative on failure.
38 int pci_enable_ats(struct pci_dev *dev, int ps)
40 u16 ctrl;
41 struct pci_dev *pdev;
43 if (!dev->ats_cap)
44 return -EINVAL;
46 if (WARN_ON(dev->ats_enabled))
47 return -EBUSY;
49 if (ps < PCI_ATS_MIN_STU)
50 return -EINVAL;
53 * Note that enabling ATS on a VF fails unless it's already enabled
54 * with the same STU on the PF.
56 ctrl = PCI_ATS_CTRL_ENABLE;
57 if (dev->is_virtfn) {
58 pdev = pci_physfn(dev);
59 if (pdev->ats_stu != ps)
60 return -EINVAL;
62 atomic_inc(&pdev->ats_ref_cnt); /* count enabled VFs */
63 } else {
64 dev->ats_stu = ps;
65 ctrl |= PCI_ATS_CTRL_STU(dev->ats_stu - PCI_ATS_MIN_STU);
67 pci_write_config_word(dev, dev->ats_cap + PCI_ATS_CTRL, ctrl);
69 dev->ats_enabled = 1;
70 return 0;
72 EXPORT_SYMBOL_GPL(pci_enable_ats);
74 /**
75 * pci_disable_ats - disable the ATS capability
76 * @dev: the PCI device
78 void pci_disable_ats(struct pci_dev *dev)
80 struct pci_dev *pdev;
81 u16 ctrl;
83 if (WARN_ON(!dev->ats_enabled))
84 return;
86 if (atomic_read(&dev->ats_ref_cnt))
87 return; /* VFs still enabled */
89 if (dev->is_virtfn) {
90 pdev = pci_physfn(dev);
91 atomic_dec(&pdev->ats_ref_cnt);
94 pci_read_config_word(dev, dev->ats_cap + PCI_ATS_CTRL, &ctrl);
95 ctrl &= ~PCI_ATS_CTRL_ENABLE;
96 pci_write_config_word(dev, dev->ats_cap + PCI_ATS_CTRL, ctrl);
98 dev->ats_enabled = 0;
100 EXPORT_SYMBOL_GPL(pci_disable_ats);
102 void pci_restore_ats_state(struct pci_dev *dev)
104 u16 ctrl;
106 if (!dev->ats_enabled)
107 return;
109 ctrl = PCI_ATS_CTRL_ENABLE;
110 if (!dev->is_virtfn)
111 ctrl |= PCI_ATS_CTRL_STU(dev->ats_stu - PCI_ATS_MIN_STU);
112 pci_write_config_word(dev, dev->ats_cap + PCI_ATS_CTRL, ctrl);
114 EXPORT_SYMBOL_GPL(pci_restore_ats_state);
117 * pci_ats_queue_depth - query the ATS Invalidate Queue Depth
118 * @dev: the PCI device
120 * Returns the queue depth on success, or negative on failure.
122 * The ATS spec uses 0 in the Invalidate Queue Depth field to
123 * indicate that the function can accept 32 Invalidate Request.
124 * But here we use the `real' values (i.e. 1~32) for the Queue
125 * Depth; and 0 indicates the function shares the Queue with
126 * other functions (doesn't exclusively own a Queue).
128 int pci_ats_queue_depth(struct pci_dev *dev)
130 u16 cap;
132 if (!dev->ats_cap)
133 return -EINVAL;
135 if (dev->is_virtfn)
136 return 0;
138 pci_read_config_word(dev, dev->ats_cap + PCI_ATS_CAP, &cap);
139 return PCI_ATS_CAP_QDEP(cap) ? PCI_ATS_CAP_QDEP(cap) : PCI_ATS_MAX_QDEP;
141 EXPORT_SYMBOL_GPL(pci_ats_queue_depth);
143 #ifdef CONFIG_PCI_PRI
145 * pci_enable_pri - Enable PRI capability
146 * @ pdev: PCI device structure
148 * Returns 0 on success, negative value on error
150 int pci_enable_pri(struct pci_dev *pdev, u32 reqs)
152 u16 control, status;
153 u32 max_requests;
154 int pos;
156 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
157 if (!pos)
158 return -EINVAL;
160 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
161 pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
162 if ((control & PCI_PRI_CTRL_ENABLE) ||
163 !(status & PCI_PRI_STATUS_STOPPED))
164 return -EBUSY;
166 pci_read_config_dword(pdev, pos + PCI_PRI_MAX_REQ, &max_requests);
167 reqs = min(max_requests, reqs);
168 pci_write_config_dword(pdev, pos + PCI_PRI_ALLOC_REQ, reqs);
170 control |= PCI_PRI_CTRL_ENABLE;
171 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
173 return 0;
175 EXPORT_SYMBOL_GPL(pci_enable_pri);
178 * pci_disable_pri - Disable PRI capability
179 * @pdev: PCI device structure
181 * Only clears the enabled-bit, regardless of its former value
183 void pci_disable_pri(struct pci_dev *pdev)
185 u16 control;
186 int pos;
188 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
189 if (!pos)
190 return;
192 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
193 control &= ~PCI_PRI_CTRL_ENABLE;
194 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
196 EXPORT_SYMBOL_GPL(pci_disable_pri);
199 * pci_reset_pri - Resets device's PRI state
200 * @pdev: PCI device structure
202 * The PRI capability must be disabled before this function is called.
203 * Returns 0 on success, negative value on error.
205 int pci_reset_pri(struct pci_dev *pdev)
207 u16 control;
208 int pos;
210 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
211 if (!pos)
212 return -EINVAL;
214 pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
215 if (control & PCI_PRI_CTRL_ENABLE)
216 return -EBUSY;
218 control |= PCI_PRI_CTRL_RESET;
220 pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
222 return 0;
224 EXPORT_SYMBOL_GPL(pci_reset_pri);
225 #endif /* CONFIG_PCI_PRI */
227 #ifdef CONFIG_PCI_PASID
229 * pci_enable_pasid - Enable the PASID capability
230 * @pdev: PCI device structure
231 * @features: Features to enable
233 * Returns 0 on success, negative value on error. This function checks
234 * whether the features are actually supported by the device and returns
235 * an error if not.
237 int pci_enable_pasid(struct pci_dev *pdev, int features)
239 u16 control, supported;
240 int pos;
242 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
243 if (!pos)
244 return -EINVAL;
246 pci_read_config_word(pdev, pos + PCI_PASID_CTRL, &control);
247 pci_read_config_word(pdev, pos + PCI_PASID_CAP, &supported);
249 if (control & PCI_PASID_CTRL_ENABLE)
250 return -EINVAL;
252 supported &= PCI_PASID_CAP_EXEC | PCI_PASID_CAP_PRIV;
254 /* User wants to enable anything unsupported? */
255 if ((supported & features) != features)
256 return -EINVAL;
258 control = PCI_PASID_CTRL_ENABLE | features;
260 pci_write_config_word(pdev, pos + PCI_PASID_CTRL, control);
262 return 0;
264 EXPORT_SYMBOL_GPL(pci_enable_pasid);
267 * pci_disable_pasid - Disable the PASID capability
268 * @pdev: PCI device structure
271 void pci_disable_pasid(struct pci_dev *pdev)
273 u16 control = 0;
274 int pos;
276 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
277 if (!pos)
278 return;
280 pci_write_config_word(pdev, pos + PCI_PASID_CTRL, control);
282 EXPORT_SYMBOL_GPL(pci_disable_pasid);
285 * pci_pasid_features - Check which PASID features are supported
286 * @pdev: PCI device structure
288 * Returns a negative value when no PASI capability is present.
289 * Otherwise is returns a bitmask with supported features. Current
290 * features reported are:
291 * PCI_PASID_CAP_EXEC - Execute permission supported
292 * PCI_PASID_CAP_PRIV - Privileged mode supported
294 int pci_pasid_features(struct pci_dev *pdev)
296 u16 supported;
297 int pos;
299 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
300 if (!pos)
301 return -EINVAL;
303 pci_read_config_word(pdev, pos + PCI_PASID_CAP, &supported);
305 supported &= PCI_PASID_CAP_EXEC | PCI_PASID_CAP_PRIV;
307 return supported;
309 EXPORT_SYMBOL_GPL(pci_pasid_features);
311 #define PASID_NUMBER_SHIFT 8
312 #define PASID_NUMBER_MASK (0x1f << PASID_NUMBER_SHIFT)
314 * pci_max_pasid - Get maximum number of PASIDs supported by device
315 * @pdev: PCI device structure
317 * Returns negative value when PASID capability is not present.
318 * Otherwise it returns the numer of supported PASIDs.
320 int pci_max_pasids(struct pci_dev *pdev)
322 u16 supported;
323 int pos;
325 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
326 if (!pos)
327 return -EINVAL;
329 pci_read_config_word(pdev, pos + PCI_PASID_CAP, &supported);
331 supported = (supported & PASID_NUMBER_MASK) >> PASID_NUMBER_SHIFT;
333 return (1 << supported);
335 EXPORT_SYMBOL_GPL(pci_max_pasids);
336 #endif /* CONFIG_PCI_PASID */