3 * Purpose: PCI Message Signaled Interrupt (MSI)
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 * Copyright (C) 2016 Christoph Hellwig.
10 #include <linux/err.h>
12 #include <linux/irq.h>
13 #include <linux/interrupt.h>
14 #include <linux/export.h>
15 #include <linux/ioport.h>
16 #include <linux/pci.h>
17 #include <linux/proc_fs.h>
18 #include <linux/msi.h>
19 #include <linux/smp.h>
20 #include <linux/errno.h>
22 #include <linux/acpi_iort.h>
23 #include <linux/slab.h>
24 #include <linux/irqdomain.h>
25 #include <linux/of_irq.h>
29 static int pci_msi_enable
= 1;
30 int pci_msi_ignore_mask
;
32 #define msix_table_size(flags) ((flags & PCI_MSIX_FLAGS_QSIZE) + 1)
34 #ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
35 static struct irq_domain
*pci_msi_default_domain
;
36 static DEFINE_MUTEX(pci_msi_domain_lock
);
38 struct irq_domain
* __weak
arch_get_pci_msi_domain(struct pci_dev
*dev
)
40 return pci_msi_default_domain
;
43 static struct irq_domain
*pci_msi_get_domain(struct pci_dev
*dev
)
45 struct irq_domain
*domain
;
47 domain
= dev_get_msi_domain(&dev
->dev
);
51 return arch_get_pci_msi_domain(dev
);
54 static int pci_msi_setup_msi_irqs(struct pci_dev
*dev
, int nvec
, int type
)
56 struct irq_domain
*domain
;
58 domain
= pci_msi_get_domain(dev
);
59 if (domain
&& irq_domain_is_hierarchy(domain
))
60 return pci_msi_domain_alloc_irqs(domain
, dev
, nvec
, type
);
62 return arch_setup_msi_irqs(dev
, nvec
, type
);
65 static void pci_msi_teardown_msi_irqs(struct pci_dev
*dev
)
67 struct irq_domain
*domain
;
69 domain
= pci_msi_get_domain(dev
);
70 if (domain
&& irq_domain_is_hierarchy(domain
))
71 pci_msi_domain_free_irqs(domain
, dev
);
73 arch_teardown_msi_irqs(dev
);
76 #define pci_msi_setup_msi_irqs arch_setup_msi_irqs
77 #define pci_msi_teardown_msi_irqs arch_teardown_msi_irqs
82 int __weak
arch_setup_msi_irq(struct pci_dev
*dev
, struct msi_desc
*desc
)
84 struct msi_controller
*chip
= dev
->bus
->msi
;
87 if (!chip
|| !chip
->setup_irq
)
90 err
= chip
->setup_irq(chip
, dev
, desc
);
94 irq_set_chip_data(desc
->irq
, chip
);
99 void __weak
arch_teardown_msi_irq(unsigned int irq
)
101 struct msi_controller
*chip
= irq_get_chip_data(irq
);
103 if (!chip
|| !chip
->teardown_irq
)
106 chip
->teardown_irq(chip
, irq
);
109 int __weak
arch_setup_msi_irqs(struct pci_dev
*dev
, int nvec
, int type
)
111 struct msi_controller
*chip
= dev
->bus
->msi
;
112 struct msi_desc
*entry
;
115 if (chip
&& chip
->setup_irqs
)
116 return chip
->setup_irqs(chip
, dev
, nvec
, type
);
118 * If an architecture wants to support multiple MSI, it needs to
119 * override arch_setup_msi_irqs()
121 if (type
== PCI_CAP_ID_MSI
&& nvec
> 1)
124 for_each_pci_msi_entry(entry
, dev
) {
125 ret
= arch_setup_msi_irq(dev
, entry
);
136 * We have a default implementation available as a separate non-weak
137 * function, as it is used by the Xen x86 PCI code
139 void default_teardown_msi_irqs(struct pci_dev
*dev
)
142 struct msi_desc
*entry
;
144 for_each_pci_msi_entry(entry
, dev
)
146 for (i
= 0; i
< entry
->nvec_used
; i
++)
147 arch_teardown_msi_irq(entry
->irq
+ i
);
150 void __weak
arch_teardown_msi_irqs(struct pci_dev
*dev
)
152 return default_teardown_msi_irqs(dev
);
155 static void default_restore_msi_irq(struct pci_dev
*dev
, int irq
)
157 struct msi_desc
*entry
;
160 if (dev
->msix_enabled
) {
161 for_each_pci_msi_entry(entry
, dev
) {
162 if (irq
== entry
->irq
)
165 } else if (dev
->msi_enabled
) {
166 entry
= irq_get_msi_desc(irq
);
170 __pci_write_msi_msg(entry
, &entry
->msg
);
173 void __weak
arch_restore_msi_irqs(struct pci_dev
*dev
)
175 return default_restore_msi_irqs(dev
);
178 static inline __attribute_const__ u32
msi_mask(unsigned x
)
180 /* Don't shift by >= width of type */
183 return (1 << (1 << x
)) - 1;
187 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
188 * mask all MSI interrupts by clearing the MSI enable bit does not work
189 * reliably as devices without an INTx disable bit will then generate a
190 * level IRQ which will never be cleared.
192 u32
__pci_msi_desc_mask_irq(struct msi_desc
*desc
, u32 mask
, u32 flag
)
194 u32 mask_bits
= desc
->masked
;
196 if (pci_msi_ignore_mask
|| !desc
->msi_attrib
.maskbit
)
201 pci_write_config_dword(msi_desc_to_pci_dev(desc
), desc
->mask_pos
,
207 static void msi_mask_irq(struct msi_desc
*desc
, u32 mask
, u32 flag
)
209 desc
->masked
= __pci_msi_desc_mask_irq(desc
, mask
, flag
);
212 static void __iomem
*pci_msix_desc_addr(struct msi_desc
*desc
)
214 return desc
->mask_base
+
215 desc
->msi_attrib
.entry_nr
* PCI_MSIX_ENTRY_SIZE
;
219 * This internal function does not flush PCI writes to the device.
220 * All users must ensure that they read from the device before either
221 * assuming that the device state is up to date, or returning out of this
222 * file. This saves a few milliseconds when initialising devices with lots
223 * of MSI-X interrupts.
225 u32
__pci_msix_desc_mask_irq(struct msi_desc
*desc
, u32 flag
)
227 u32 mask_bits
= desc
->masked
;
229 if (pci_msi_ignore_mask
)
232 mask_bits
&= ~PCI_MSIX_ENTRY_CTRL_MASKBIT
;
234 mask_bits
|= PCI_MSIX_ENTRY_CTRL_MASKBIT
;
235 writel(mask_bits
, pci_msix_desc_addr(desc
) + PCI_MSIX_ENTRY_VECTOR_CTRL
);
240 static void msix_mask_irq(struct msi_desc
*desc
, u32 flag
)
242 desc
->masked
= __pci_msix_desc_mask_irq(desc
, flag
);
245 static void msi_set_mask_bit(struct irq_data
*data
, u32 flag
)
247 struct msi_desc
*desc
= irq_data_get_msi_desc(data
);
249 if (desc
->msi_attrib
.is_msix
) {
250 msix_mask_irq(desc
, flag
);
251 readl(desc
->mask_base
); /* Flush write to device */
253 unsigned offset
= data
->irq
- desc
->irq
;
254 msi_mask_irq(desc
, 1 << offset
, flag
<< offset
);
259 * pci_msi_mask_irq - Generic irq chip callback to mask PCI/MSI interrupts
260 * @data: pointer to irqdata associated to that interrupt
262 void pci_msi_mask_irq(struct irq_data
*data
)
264 msi_set_mask_bit(data
, 1);
266 EXPORT_SYMBOL_GPL(pci_msi_mask_irq
);
269 * pci_msi_unmask_irq - Generic irq chip callback to unmask PCI/MSI interrupts
270 * @data: pointer to irqdata associated to that interrupt
272 void pci_msi_unmask_irq(struct irq_data
*data
)
274 msi_set_mask_bit(data
, 0);
276 EXPORT_SYMBOL_GPL(pci_msi_unmask_irq
);
278 void default_restore_msi_irqs(struct pci_dev
*dev
)
280 struct msi_desc
*entry
;
282 for_each_pci_msi_entry(entry
, dev
)
283 default_restore_msi_irq(dev
, entry
->irq
);
286 void __pci_read_msi_msg(struct msi_desc
*entry
, struct msi_msg
*msg
)
288 struct pci_dev
*dev
= msi_desc_to_pci_dev(entry
);
290 BUG_ON(dev
->current_state
!= PCI_D0
);
292 if (entry
->msi_attrib
.is_msix
) {
293 void __iomem
*base
= pci_msix_desc_addr(entry
);
295 msg
->address_lo
= readl(base
+ PCI_MSIX_ENTRY_LOWER_ADDR
);
296 msg
->address_hi
= readl(base
+ PCI_MSIX_ENTRY_UPPER_ADDR
);
297 msg
->data
= readl(base
+ PCI_MSIX_ENTRY_DATA
);
299 int pos
= dev
->msi_cap
;
302 pci_read_config_dword(dev
, pos
+ PCI_MSI_ADDRESS_LO
,
304 if (entry
->msi_attrib
.is_64
) {
305 pci_read_config_dword(dev
, pos
+ PCI_MSI_ADDRESS_HI
,
307 pci_read_config_word(dev
, pos
+ PCI_MSI_DATA_64
, &data
);
310 pci_read_config_word(dev
, pos
+ PCI_MSI_DATA_32
, &data
);
316 void __pci_write_msi_msg(struct msi_desc
*entry
, struct msi_msg
*msg
)
318 struct pci_dev
*dev
= msi_desc_to_pci_dev(entry
);
320 if (dev
->current_state
!= PCI_D0
) {
321 /* Don't touch the hardware now */
322 } else if (entry
->msi_attrib
.is_msix
) {
323 void __iomem
*base
= pci_msix_desc_addr(entry
);
325 writel(msg
->address_lo
, base
+ PCI_MSIX_ENTRY_LOWER_ADDR
);
326 writel(msg
->address_hi
, base
+ PCI_MSIX_ENTRY_UPPER_ADDR
);
327 writel(msg
->data
, base
+ PCI_MSIX_ENTRY_DATA
);
329 int pos
= dev
->msi_cap
;
332 pci_read_config_word(dev
, pos
+ PCI_MSI_FLAGS
, &msgctl
);
333 msgctl
&= ~PCI_MSI_FLAGS_QSIZE
;
334 msgctl
|= entry
->msi_attrib
.multiple
<< 4;
335 pci_write_config_word(dev
, pos
+ PCI_MSI_FLAGS
, msgctl
);
337 pci_write_config_dword(dev
, pos
+ PCI_MSI_ADDRESS_LO
,
339 if (entry
->msi_attrib
.is_64
) {
340 pci_write_config_dword(dev
, pos
+ PCI_MSI_ADDRESS_HI
,
342 pci_write_config_word(dev
, pos
+ PCI_MSI_DATA_64
,
345 pci_write_config_word(dev
, pos
+ PCI_MSI_DATA_32
,
352 void pci_write_msi_msg(unsigned int irq
, struct msi_msg
*msg
)
354 struct msi_desc
*entry
= irq_get_msi_desc(irq
);
356 __pci_write_msi_msg(entry
, msg
);
358 EXPORT_SYMBOL_GPL(pci_write_msi_msg
);
360 static void free_msi_irqs(struct pci_dev
*dev
)
362 struct list_head
*msi_list
= dev_to_msi_list(&dev
->dev
);
363 struct msi_desc
*entry
, *tmp
;
364 struct attribute
**msi_attrs
;
365 struct device_attribute
*dev_attr
;
368 for_each_pci_msi_entry(entry
, dev
)
370 for (i
= 0; i
< entry
->nvec_used
; i
++)
371 BUG_ON(irq_has_action(entry
->irq
+ i
));
373 pci_msi_teardown_msi_irqs(dev
);
375 list_for_each_entry_safe(entry
, tmp
, msi_list
, list
) {
376 if (entry
->msi_attrib
.is_msix
) {
377 if (list_is_last(&entry
->list
, msi_list
))
378 iounmap(entry
->mask_base
);
381 list_del(&entry
->list
);
385 if (dev
->msi_irq_groups
) {
386 sysfs_remove_groups(&dev
->dev
.kobj
, dev
->msi_irq_groups
);
387 msi_attrs
= dev
->msi_irq_groups
[0]->attrs
;
388 while (msi_attrs
[count
]) {
389 dev_attr
= container_of(msi_attrs
[count
],
390 struct device_attribute
, attr
);
391 kfree(dev_attr
->attr
.name
);
396 kfree(dev
->msi_irq_groups
[0]);
397 kfree(dev
->msi_irq_groups
);
398 dev
->msi_irq_groups
= NULL
;
402 static void pci_intx_for_msi(struct pci_dev
*dev
, int enable
)
404 if (!(dev
->dev_flags
& PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG
))
405 pci_intx(dev
, enable
);
408 static void __pci_restore_msi_state(struct pci_dev
*dev
)
411 struct msi_desc
*entry
;
413 if (!dev
->msi_enabled
)
416 entry
= irq_get_msi_desc(dev
->irq
);
418 pci_intx_for_msi(dev
, 0);
419 pci_msi_set_enable(dev
, 0);
420 arch_restore_msi_irqs(dev
);
422 pci_read_config_word(dev
, dev
->msi_cap
+ PCI_MSI_FLAGS
, &control
);
423 msi_mask_irq(entry
, msi_mask(entry
->msi_attrib
.multi_cap
),
425 control
&= ~PCI_MSI_FLAGS_QSIZE
;
426 control
|= (entry
->msi_attrib
.multiple
<< 4) | PCI_MSI_FLAGS_ENABLE
;
427 pci_write_config_word(dev
, dev
->msi_cap
+ PCI_MSI_FLAGS
, control
);
430 static void __pci_restore_msix_state(struct pci_dev
*dev
)
432 struct msi_desc
*entry
;
434 if (!dev
->msix_enabled
)
436 BUG_ON(list_empty(dev_to_msi_list(&dev
->dev
)));
438 /* route the table */
439 pci_intx_for_msi(dev
, 0);
440 pci_msix_clear_and_set_ctrl(dev
, 0,
441 PCI_MSIX_FLAGS_ENABLE
| PCI_MSIX_FLAGS_MASKALL
);
443 arch_restore_msi_irqs(dev
);
444 for_each_pci_msi_entry(entry
, dev
)
445 msix_mask_irq(entry
, entry
->masked
);
447 pci_msix_clear_and_set_ctrl(dev
, PCI_MSIX_FLAGS_MASKALL
, 0);
450 void pci_restore_msi_state(struct pci_dev
*dev
)
452 __pci_restore_msi_state(dev
);
453 __pci_restore_msix_state(dev
);
455 EXPORT_SYMBOL_GPL(pci_restore_msi_state
);
457 static ssize_t
msi_mode_show(struct device
*dev
, struct device_attribute
*attr
,
460 struct msi_desc
*entry
;
464 retval
= kstrtoul(attr
->attr
.name
, 10, &irq
);
468 entry
= irq_get_msi_desc(irq
);
470 return sprintf(buf
, "%s\n",
471 entry
->msi_attrib
.is_msix
? "msix" : "msi");
476 static int populate_msi_sysfs(struct pci_dev
*pdev
)
478 struct attribute
**msi_attrs
;
479 struct attribute
*msi_attr
;
480 struct device_attribute
*msi_dev_attr
;
481 struct attribute_group
*msi_irq_group
;
482 const struct attribute_group
**msi_irq_groups
;
483 struct msi_desc
*entry
;
489 /* Determine how many msi entries we have */
490 for_each_pci_msi_entry(entry
, pdev
)
491 num_msi
+= entry
->nvec_used
;
495 /* Dynamically create the MSI attributes for the PCI device */
496 msi_attrs
= kzalloc(sizeof(void *) * (num_msi
+ 1), GFP_KERNEL
);
499 for_each_pci_msi_entry(entry
, pdev
) {
500 for (i
= 0; i
< entry
->nvec_used
; i
++) {
501 msi_dev_attr
= kzalloc(sizeof(*msi_dev_attr
), GFP_KERNEL
);
504 msi_attrs
[count
] = &msi_dev_attr
->attr
;
506 sysfs_attr_init(&msi_dev_attr
->attr
);
507 msi_dev_attr
->attr
.name
= kasprintf(GFP_KERNEL
, "%d",
509 if (!msi_dev_attr
->attr
.name
)
511 msi_dev_attr
->attr
.mode
= S_IRUGO
;
512 msi_dev_attr
->show
= msi_mode_show
;
517 msi_irq_group
= kzalloc(sizeof(*msi_irq_group
), GFP_KERNEL
);
520 msi_irq_group
->name
= "msi_irqs";
521 msi_irq_group
->attrs
= msi_attrs
;
523 msi_irq_groups
= kzalloc(sizeof(void *) * 2, GFP_KERNEL
);
525 goto error_irq_group
;
526 msi_irq_groups
[0] = msi_irq_group
;
528 ret
= sysfs_create_groups(&pdev
->dev
.kobj
, msi_irq_groups
);
530 goto error_irq_groups
;
531 pdev
->msi_irq_groups
= msi_irq_groups
;
536 kfree(msi_irq_groups
);
538 kfree(msi_irq_group
);
541 msi_attr
= msi_attrs
[count
];
543 msi_dev_attr
= container_of(msi_attr
, struct device_attribute
, attr
);
544 kfree(msi_attr
->name
);
547 msi_attr
= msi_attrs
[count
];
553 static struct msi_desc
*
554 msi_setup_entry(struct pci_dev
*dev
, int nvec
, const struct irq_affinity
*affd
)
556 struct cpumask
*masks
= NULL
;
557 struct msi_desc
*entry
;
561 masks
= irq_create_affinity_masks(nvec
, affd
);
563 pr_err("Unable to allocate affinity masks, ignoring\n");
566 /* MSI Entry Initialization */
567 entry
= alloc_msi_entry(&dev
->dev
, nvec
, masks
);
571 pci_read_config_word(dev
, dev
->msi_cap
+ PCI_MSI_FLAGS
, &control
);
573 entry
->msi_attrib
.is_msix
= 0;
574 entry
->msi_attrib
.is_64
= !!(control
& PCI_MSI_FLAGS_64BIT
);
575 entry
->msi_attrib
.entry_nr
= 0;
576 entry
->msi_attrib
.maskbit
= !!(control
& PCI_MSI_FLAGS_MASKBIT
);
577 entry
->msi_attrib
.default_irq
= dev
->irq
; /* Save IOAPIC IRQ */
578 entry
->msi_attrib
.multi_cap
= (control
& PCI_MSI_FLAGS_QMASK
) >> 1;
579 entry
->msi_attrib
.multiple
= ilog2(__roundup_pow_of_two(nvec
));
581 if (control
& PCI_MSI_FLAGS_64BIT
)
582 entry
->mask_pos
= dev
->msi_cap
+ PCI_MSI_MASK_64
;
584 entry
->mask_pos
= dev
->msi_cap
+ PCI_MSI_MASK_32
;
586 /* Save the initial mask status */
587 if (entry
->msi_attrib
.maskbit
)
588 pci_read_config_dword(dev
, entry
->mask_pos
, &entry
->masked
);
595 static int msi_verify_entries(struct pci_dev
*dev
)
597 struct msi_desc
*entry
;
599 for_each_pci_msi_entry(entry
, dev
) {
600 if (!dev
->no_64bit_msi
|| !entry
->msg
.address_hi
)
602 dev_err(&dev
->dev
, "Device has broken 64-bit MSI but arch"
603 " tried to assign one above 4G\n");
610 * msi_capability_init - configure device's MSI capability structure
611 * @dev: pointer to the pci_dev data structure of MSI device function
612 * @nvec: number of interrupts to allocate
613 * @affinity: flag to indicate cpu irq affinity mask should be set
615 * Setup the MSI capability structure of the device with the requested
616 * number of interrupts. A return value of zero indicates the successful
617 * setup of an entry with the new MSI irq. A negative return value indicates
618 * an error, and a positive return value indicates the number of interrupts
619 * which could have been allocated.
621 static int msi_capability_init(struct pci_dev
*dev
, int nvec
,
622 const struct irq_affinity
*affd
)
624 struct msi_desc
*entry
;
628 pci_msi_set_enable(dev
, 0); /* Disable MSI during set up */
630 entry
= msi_setup_entry(dev
, nvec
, affd
);
634 /* All MSIs are unmasked by default, Mask them all */
635 mask
= msi_mask(entry
->msi_attrib
.multi_cap
);
636 msi_mask_irq(entry
, mask
, mask
);
638 list_add_tail(&entry
->list
, dev_to_msi_list(&dev
->dev
));
640 /* Configure MSI capability structure */
641 ret
= pci_msi_setup_msi_irqs(dev
, nvec
, PCI_CAP_ID_MSI
);
643 msi_mask_irq(entry
, mask
, ~mask
);
648 ret
= msi_verify_entries(dev
);
650 msi_mask_irq(entry
, mask
, ~mask
);
655 ret
= populate_msi_sysfs(dev
);
657 msi_mask_irq(entry
, mask
, ~mask
);
662 /* Set MSI enabled bits */
663 pci_intx_for_msi(dev
, 0);
664 pci_msi_set_enable(dev
, 1);
665 dev
->msi_enabled
= 1;
667 pcibios_free_irq(dev
);
668 dev
->irq
= entry
->irq
;
672 static void __iomem
*msix_map_region(struct pci_dev
*dev
, unsigned nr_entries
)
674 resource_size_t phys_addr
;
679 pci_read_config_dword(dev
, dev
->msix_cap
+ PCI_MSIX_TABLE
,
681 bir
= (u8
)(table_offset
& PCI_MSIX_TABLE_BIR
);
682 flags
= pci_resource_flags(dev
, bir
);
683 if (!flags
|| (flags
& IORESOURCE_UNSET
))
686 table_offset
&= PCI_MSIX_TABLE_OFFSET
;
687 phys_addr
= pci_resource_start(dev
, bir
) + table_offset
;
689 return ioremap_nocache(phys_addr
, nr_entries
* PCI_MSIX_ENTRY_SIZE
);
692 static int msix_setup_entries(struct pci_dev
*dev
, void __iomem
*base
,
693 struct msix_entry
*entries
, int nvec
,
694 const struct irq_affinity
*affd
)
696 struct cpumask
*curmsk
, *masks
= NULL
;
697 struct msi_desc
*entry
;
701 masks
= irq_create_affinity_masks(nvec
, affd
);
703 pr_err("Unable to allocate affinity masks, ignoring\n");
706 for (i
= 0, curmsk
= masks
; i
< nvec
; i
++) {
707 entry
= alloc_msi_entry(&dev
->dev
, 1, curmsk
);
713 /* No enough memory. Don't try again */
718 entry
->msi_attrib
.is_msix
= 1;
719 entry
->msi_attrib
.is_64
= 1;
721 entry
->msi_attrib
.entry_nr
= entries
[i
].entry
;
723 entry
->msi_attrib
.entry_nr
= i
;
724 entry
->msi_attrib
.default_irq
= dev
->irq
;
725 entry
->mask_base
= base
;
727 list_add_tail(&entry
->list
, dev_to_msi_list(&dev
->dev
));
737 static void msix_program_entries(struct pci_dev
*dev
,
738 struct msix_entry
*entries
)
740 struct msi_desc
*entry
;
743 for_each_pci_msi_entry(entry
, dev
) {
745 entries
[i
++].vector
= entry
->irq
;
746 entry
->masked
= readl(pci_msix_desc_addr(entry
) +
747 PCI_MSIX_ENTRY_VECTOR_CTRL
);
748 msix_mask_irq(entry
, 1);
753 * msix_capability_init - configure device's MSI-X capability
754 * @dev: pointer to the pci_dev data structure of MSI-X device function
755 * @entries: pointer to an array of struct msix_entry entries
756 * @nvec: number of @entries
757 * @affd: Optional pointer to enable automatic affinity assignement
759 * Setup the MSI-X capability structure of device function with a
760 * single MSI-X irq. A return of zero indicates the successful setup of
761 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
763 static int msix_capability_init(struct pci_dev
*dev
, struct msix_entry
*entries
,
764 int nvec
, const struct irq_affinity
*affd
)
770 /* Ensure MSI-X is disabled while it is set up */
771 pci_msix_clear_and_set_ctrl(dev
, PCI_MSIX_FLAGS_ENABLE
, 0);
773 pci_read_config_word(dev
, dev
->msix_cap
+ PCI_MSIX_FLAGS
, &control
);
774 /* Request & Map MSI-X table region */
775 base
= msix_map_region(dev
, msix_table_size(control
));
779 ret
= msix_setup_entries(dev
, base
, entries
, nvec
, affd
);
783 ret
= pci_msi_setup_msi_irqs(dev
, nvec
, PCI_CAP_ID_MSIX
);
787 /* Check if all MSI entries honor device restrictions */
788 ret
= msi_verify_entries(dev
);
793 * Some devices require MSI-X to be enabled before we can touch the
794 * MSI-X registers. We need to mask all the vectors to prevent
795 * interrupts coming in before they're fully set up.
797 pci_msix_clear_and_set_ctrl(dev
, 0,
798 PCI_MSIX_FLAGS_MASKALL
| PCI_MSIX_FLAGS_ENABLE
);
800 msix_program_entries(dev
, entries
);
802 ret
= populate_msi_sysfs(dev
);
806 /* Set MSI-X enabled bits and unmask the function */
807 pci_intx_for_msi(dev
, 0);
808 dev
->msix_enabled
= 1;
809 pci_msix_clear_and_set_ctrl(dev
, PCI_MSIX_FLAGS_MASKALL
, 0);
811 pcibios_free_irq(dev
);
817 * If we had some success, report the number of irqs
818 * we succeeded in setting up.
820 struct msi_desc
*entry
;
823 for_each_pci_msi_entry(entry
, dev
) {
838 * pci_msi_supported - check whether MSI may be enabled on a device
839 * @dev: pointer to the pci_dev data structure of MSI device function
840 * @nvec: how many MSIs have been requested ?
842 * Look at global flags, the device itself, and its parent buses
843 * to determine if MSI/-X are supported for the device. If MSI/-X is
844 * supported return 1, else return 0.
846 static int pci_msi_supported(struct pci_dev
*dev
, int nvec
)
850 /* MSI must be globally enabled and supported by the device */
854 if (!dev
|| dev
->no_msi
|| dev
->current_state
!= PCI_D0
)
858 * You can't ask to have 0 or less MSIs configured.
860 * b) the list manipulation code assumes nvec >= 1.
866 * Any bridge which does NOT route MSI transactions from its
867 * secondary bus to its primary bus must set NO_MSI flag on
868 * the secondary pci_bus.
869 * We expect only arch-specific PCI host bus controller driver
870 * or quirks for specific PCI bridges to be setting NO_MSI.
872 for (bus
= dev
->bus
; bus
; bus
= bus
->parent
)
873 if (bus
->bus_flags
& PCI_BUS_FLAGS_NO_MSI
)
880 * pci_msi_vec_count - Return the number of MSI vectors a device can send
881 * @dev: device to report about
883 * This function returns the number of MSI vectors a device requested via
884 * Multiple Message Capable register. It returns a negative errno if the
885 * device is not capable sending MSI interrupts. Otherwise, the call succeeds
886 * and returns a power of two, up to a maximum of 2^5 (32), according to the
889 int pci_msi_vec_count(struct pci_dev
*dev
)
897 pci_read_config_word(dev
, dev
->msi_cap
+ PCI_MSI_FLAGS
, &msgctl
);
898 ret
= 1 << ((msgctl
& PCI_MSI_FLAGS_QMASK
) >> 1);
902 EXPORT_SYMBOL(pci_msi_vec_count
);
904 void pci_msi_shutdown(struct pci_dev
*dev
)
906 struct msi_desc
*desc
;
909 if (!pci_msi_enable
|| !dev
|| !dev
->msi_enabled
)
912 BUG_ON(list_empty(dev_to_msi_list(&dev
->dev
)));
913 desc
= first_pci_msi_entry(dev
);
915 pci_msi_set_enable(dev
, 0);
916 pci_intx_for_msi(dev
, 1);
917 dev
->msi_enabled
= 0;
919 /* Return the device with MSI unmasked as initial states */
920 mask
= msi_mask(desc
->msi_attrib
.multi_cap
);
921 /* Keep cached state to be restored */
922 __pci_msi_desc_mask_irq(desc
, mask
, ~mask
);
924 /* Restore dev->irq to its default pin-assertion irq */
925 dev
->irq
= desc
->msi_attrib
.default_irq
;
926 pcibios_alloc_irq(dev
);
929 void pci_disable_msi(struct pci_dev
*dev
)
931 if (!pci_msi_enable
|| !dev
|| !dev
->msi_enabled
)
934 pci_msi_shutdown(dev
);
937 EXPORT_SYMBOL(pci_disable_msi
);
940 * pci_msix_vec_count - return the number of device's MSI-X table entries
941 * @dev: pointer to the pci_dev data structure of MSI-X device function
942 * This function returns the number of device's MSI-X table entries and
943 * therefore the number of MSI-X vectors device is capable of sending.
944 * It returns a negative errno if the device is not capable of sending MSI-X
947 int pci_msix_vec_count(struct pci_dev
*dev
)
954 pci_read_config_word(dev
, dev
->msix_cap
+ PCI_MSIX_FLAGS
, &control
);
955 return msix_table_size(control
);
957 EXPORT_SYMBOL(pci_msix_vec_count
);
959 static int __pci_enable_msix(struct pci_dev
*dev
, struct msix_entry
*entries
,
960 int nvec
, const struct irq_affinity
*affd
)
965 if (!pci_msi_supported(dev
, nvec
))
968 nr_entries
= pci_msix_vec_count(dev
);
971 if (nvec
> nr_entries
)
975 /* Check for any invalid entries */
976 for (i
= 0; i
< nvec
; i
++) {
977 if (entries
[i
].entry
>= nr_entries
)
978 return -EINVAL
; /* invalid entry */
979 for (j
= i
+ 1; j
< nvec
; j
++) {
980 if (entries
[i
].entry
== entries
[j
].entry
)
981 return -EINVAL
; /* duplicate entry */
985 WARN_ON(!!dev
->msix_enabled
);
987 /* Check whether driver already requested for MSI irq */
988 if (dev
->msi_enabled
) {
989 dev_info(&dev
->dev
, "can't enable MSI-X (MSI IRQ already assigned)\n");
992 return msix_capability_init(dev
, entries
, nvec
, affd
);
996 * pci_enable_msix - configure device's MSI-X capability structure
997 * @dev: pointer to the pci_dev data structure of MSI-X device function
998 * @entries: pointer to an array of MSI-X entries (optional)
999 * @nvec: number of MSI-X irqs requested for allocation by device driver
1001 * Setup the MSI-X capability structure of device function with the number
1002 * of requested irqs upon its software driver call to request for
1003 * MSI-X mode enabled on its hardware device function. A return of zero
1004 * indicates the successful configuration of MSI-X capability structure
1005 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
1006 * Or a return of > 0 indicates that driver request is exceeding the number
1007 * of irqs or MSI-X vectors available. Driver should use the returned value to
1008 * re-send its request.
1010 int pci_enable_msix(struct pci_dev
*dev
, struct msix_entry
*entries
, int nvec
)
1012 return __pci_enable_msix(dev
, entries
, nvec
, NULL
);
1014 EXPORT_SYMBOL(pci_enable_msix
);
1016 void pci_msix_shutdown(struct pci_dev
*dev
)
1018 struct msi_desc
*entry
;
1020 if (!pci_msi_enable
|| !dev
|| !dev
->msix_enabled
)
1023 /* Return the device with MSI-X masked as initial states */
1024 for_each_pci_msi_entry(entry
, dev
) {
1025 /* Keep cached states to be restored */
1026 __pci_msix_desc_mask_irq(entry
, 1);
1029 pci_msix_clear_and_set_ctrl(dev
, PCI_MSIX_FLAGS_ENABLE
, 0);
1030 pci_intx_for_msi(dev
, 1);
1031 dev
->msix_enabled
= 0;
1032 pcibios_alloc_irq(dev
);
1035 void pci_disable_msix(struct pci_dev
*dev
)
1037 if (!pci_msi_enable
|| !dev
|| !dev
->msix_enabled
)
1040 pci_msix_shutdown(dev
);
1043 EXPORT_SYMBOL(pci_disable_msix
);
1045 void pci_no_msi(void)
1051 * pci_msi_enabled - is MSI enabled?
1053 * Returns true if MSI has not been disabled by the command-line option
1056 int pci_msi_enabled(void)
1058 return pci_msi_enable
;
1060 EXPORT_SYMBOL(pci_msi_enabled
);
1062 static int __pci_enable_msi_range(struct pci_dev
*dev
, int minvec
, int maxvec
,
1063 const struct irq_affinity
*affd
)
1068 if (!pci_msi_supported(dev
, minvec
))
1071 WARN_ON(!!dev
->msi_enabled
);
1073 /* Check whether driver already requested MSI-X irqs */
1074 if (dev
->msix_enabled
) {
1076 "can't enable MSI (MSI-X already enabled)\n");
1080 if (maxvec
< minvec
)
1083 nvec
= pci_msi_vec_count(dev
);
1094 nvec
= irq_calc_affinity_vectors(nvec
, affd
);
1099 rc
= msi_capability_init(dev
, nvec
, affd
);
1113 * pci_enable_msi_range - configure device's MSI capability structure
1114 * @dev: device to configure
1115 * @minvec: minimal number of interrupts to configure
1116 * @maxvec: maximum number of interrupts to configure
1118 * This function tries to allocate a maximum possible number of interrupts in a
1119 * range between @minvec and @maxvec. It returns a negative errno if an error
1120 * occurs. If it succeeds, it returns the actual number of interrupts allocated
1121 * and updates the @dev's irq member to the lowest new interrupt number;
1122 * the other interrupt numbers allocated to this device are consecutive.
1124 int pci_enable_msi_range(struct pci_dev
*dev
, int minvec
, int maxvec
)
1126 return __pci_enable_msi_range(dev
, minvec
, maxvec
, NULL
);
1128 EXPORT_SYMBOL(pci_enable_msi_range
);
1130 static int __pci_enable_msix_range(struct pci_dev
*dev
,
1131 struct msix_entry
*entries
, int minvec
,
1132 int maxvec
, const struct irq_affinity
*affd
)
1134 int rc
, nvec
= maxvec
;
1136 if (maxvec
< minvec
)
1141 nvec
= irq_calc_affinity_vectors(nvec
, affd
);
1146 rc
= __pci_enable_msix(dev
, entries
, nvec
, affd
);
1160 * pci_enable_msix_range - configure device's MSI-X capability structure
1161 * @dev: pointer to the pci_dev data structure of MSI-X device function
1162 * @entries: pointer to an array of MSI-X entries
1163 * @minvec: minimum number of MSI-X irqs requested
1164 * @maxvec: maximum number of MSI-X irqs requested
1166 * Setup the MSI-X capability structure of device function with a maximum
1167 * possible number of interrupts in the range between @minvec and @maxvec
1168 * upon its software driver call to request for MSI-X mode enabled on its
1169 * hardware device function. It returns a negative errno if an error occurs.
1170 * If it succeeds, it returns the actual number of interrupts allocated and
1171 * indicates the successful configuration of MSI-X capability structure
1172 * with new allocated MSI-X interrupts.
1174 int pci_enable_msix_range(struct pci_dev
*dev
, struct msix_entry
*entries
,
1175 int minvec
, int maxvec
)
1177 return __pci_enable_msix_range(dev
, entries
, minvec
, maxvec
, NULL
);
1179 EXPORT_SYMBOL(pci_enable_msix_range
);
1182 * pci_alloc_irq_vectors_affinity - allocate multiple IRQs for a device
1183 * @dev: PCI device to operate on
1184 * @min_vecs: minimum number of vectors required (must be >= 1)
1185 * @max_vecs: maximum (desired) number of vectors
1186 * @flags: flags or quirks for the allocation
1187 * @affd: optional description of the affinity requirements
1189 * Allocate up to @max_vecs interrupt vectors for @dev, using MSI-X or MSI
1190 * vectors if available, and fall back to a single legacy vector
1191 * if neither is available. Return the number of vectors allocated,
1192 * (which might be smaller than @max_vecs) if successful, or a negative
1193 * error code on error. If less than @min_vecs interrupt vectors are
1194 * available for @dev the function will fail with -ENOSPC.
1196 * To get the Linux IRQ number used for a vector that can be passed to
1197 * request_irq() use the pci_irq_vector() helper.
1199 int pci_alloc_irq_vectors_affinity(struct pci_dev
*dev
, unsigned int min_vecs
,
1200 unsigned int max_vecs
, unsigned int flags
,
1201 const struct irq_affinity
*affd
)
1203 static const struct irq_affinity msi_default_affd
;
1206 if (flags
& PCI_IRQ_AFFINITY
) {
1208 affd
= &msi_default_affd
;
1214 if (flags
& PCI_IRQ_MSIX
) {
1215 vecs
= __pci_enable_msix_range(dev
, NULL
, min_vecs
, max_vecs
,
1221 if (flags
& PCI_IRQ_MSI
) {
1222 vecs
= __pci_enable_msi_range(dev
, min_vecs
, max_vecs
, affd
);
1227 /* use legacy irq if allowed */
1228 if ((flags
& PCI_IRQ_LEGACY
) && min_vecs
== 1) {
1235 EXPORT_SYMBOL(pci_alloc_irq_vectors_affinity
);
1238 * pci_free_irq_vectors - free previously allocated IRQs for a device
1239 * @dev: PCI device to operate on
1241 * Undoes the allocations and enabling in pci_alloc_irq_vectors().
1243 void pci_free_irq_vectors(struct pci_dev
*dev
)
1245 pci_disable_msix(dev
);
1246 pci_disable_msi(dev
);
1248 EXPORT_SYMBOL(pci_free_irq_vectors
);
1251 * pci_irq_vector - return Linux IRQ number of a device vector
1252 * @dev: PCI device to operate on
1253 * @nr: device-relative interrupt vector index (0-based).
1255 int pci_irq_vector(struct pci_dev
*dev
, unsigned int nr
)
1257 if (dev
->msix_enabled
) {
1258 struct msi_desc
*entry
;
1261 for_each_pci_msi_entry(entry
, dev
) {
1270 if (dev
->msi_enabled
) {
1271 struct msi_desc
*entry
= first_pci_msi_entry(dev
);
1273 if (WARN_ON_ONCE(nr
>= entry
->nvec_used
))
1276 if (WARN_ON_ONCE(nr
> 0))
1280 return dev
->irq
+ nr
;
1282 EXPORT_SYMBOL(pci_irq_vector
);
1285 * pci_irq_get_affinity - return the affinity of a particular msi vector
1286 * @dev: PCI device to operate on
1287 * @nr: device-relative interrupt vector index (0-based).
1289 const struct cpumask
*pci_irq_get_affinity(struct pci_dev
*dev
, int nr
)
1291 if (dev
->msix_enabled
) {
1292 struct msi_desc
*entry
;
1295 for_each_pci_msi_entry(entry
, dev
) {
1297 return entry
->affinity
;
1302 } else if (dev
->msi_enabled
) {
1303 struct msi_desc
*entry
= first_pci_msi_entry(dev
);
1305 if (WARN_ON_ONCE(!entry
|| !entry
->affinity
||
1306 nr
>= entry
->nvec_used
))
1309 return &entry
->affinity
[nr
];
1311 return cpu_possible_mask
;
1314 EXPORT_SYMBOL(pci_irq_get_affinity
);
1316 struct pci_dev
*msi_desc_to_pci_dev(struct msi_desc
*desc
)
1318 return to_pci_dev(desc
->dev
);
1320 EXPORT_SYMBOL(msi_desc_to_pci_dev
);
1322 void *msi_desc_to_pci_sysdata(struct msi_desc
*desc
)
1324 struct pci_dev
*dev
= msi_desc_to_pci_dev(desc
);
1326 return dev
->bus
->sysdata
;
1328 EXPORT_SYMBOL_GPL(msi_desc_to_pci_sysdata
);
1330 #ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
1332 * pci_msi_domain_write_msg - Helper to write MSI message to PCI config space
1333 * @irq_data: Pointer to interrupt data of the MSI interrupt
1334 * @msg: Pointer to the message
1336 void pci_msi_domain_write_msg(struct irq_data
*irq_data
, struct msi_msg
*msg
)
1338 struct msi_desc
*desc
= irq_data_get_msi_desc(irq_data
);
1341 * For MSI-X desc->irq is always equal to irq_data->irq. For
1342 * MSI only the first interrupt of MULTI MSI passes the test.
1344 if (desc
->irq
== irq_data
->irq
)
1345 __pci_write_msi_msg(desc
, msg
);
1349 * pci_msi_domain_calc_hwirq - Generate a unique ID for an MSI source
1350 * @dev: Pointer to the PCI device
1351 * @desc: Pointer to the msi descriptor
1353 * The ID number is only used within the irqdomain.
1355 irq_hw_number_t
pci_msi_domain_calc_hwirq(struct pci_dev
*dev
,
1356 struct msi_desc
*desc
)
1358 return (irq_hw_number_t
)desc
->msi_attrib
.entry_nr
|
1359 PCI_DEVID(dev
->bus
->number
, dev
->devfn
) << 11 |
1360 (pci_domain_nr(dev
->bus
) & 0xFFFFFFFF) << 27;
1363 static inline bool pci_msi_desc_is_multi_msi(struct msi_desc
*desc
)
1365 return !desc
->msi_attrib
.is_msix
&& desc
->nvec_used
> 1;
1369 * pci_msi_domain_check_cap - Verify that @domain supports the capabilities for @dev
1370 * @domain: The interrupt domain to check
1371 * @info: The domain info for verification
1372 * @dev: The device to check
1375 * 0 if the functionality is supported
1376 * 1 if Multi MSI is requested, but the domain does not support it
1377 * -ENOTSUPP otherwise
1379 int pci_msi_domain_check_cap(struct irq_domain
*domain
,
1380 struct msi_domain_info
*info
, struct device
*dev
)
1382 struct msi_desc
*desc
= first_pci_msi_entry(to_pci_dev(dev
));
1384 /* Special handling to support pci_enable_msi_range() */
1385 if (pci_msi_desc_is_multi_msi(desc
) &&
1386 !(info
->flags
& MSI_FLAG_MULTI_PCI_MSI
))
1388 else if (desc
->msi_attrib
.is_msix
&& !(info
->flags
& MSI_FLAG_PCI_MSIX
))
1394 static int pci_msi_domain_handle_error(struct irq_domain
*domain
,
1395 struct msi_desc
*desc
, int error
)
1397 /* Special handling to support pci_enable_msi_range() */
1398 if (pci_msi_desc_is_multi_msi(desc
) && error
== -ENOSPC
)
1404 #ifdef GENERIC_MSI_DOMAIN_OPS
1405 static void pci_msi_domain_set_desc(msi_alloc_info_t
*arg
,
1406 struct msi_desc
*desc
)
1409 arg
->hwirq
= pci_msi_domain_calc_hwirq(msi_desc_to_pci_dev(desc
),
1413 #define pci_msi_domain_set_desc NULL
1416 static struct msi_domain_ops pci_msi_domain_ops_default
= {
1417 .set_desc
= pci_msi_domain_set_desc
,
1418 .msi_check
= pci_msi_domain_check_cap
,
1419 .handle_error
= pci_msi_domain_handle_error
,
1422 static void pci_msi_domain_update_dom_ops(struct msi_domain_info
*info
)
1424 struct msi_domain_ops
*ops
= info
->ops
;
1427 info
->ops
= &pci_msi_domain_ops_default
;
1429 if (ops
->set_desc
== NULL
)
1430 ops
->set_desc
= pci_msi_domain_set_desc
;
1431 if (ops
->msi_check
== NULL
)
1432 ops
->msi_check
= pci_msi_domain_check_cap
;
1433 if (ops
->handle_error
== NULL
)
1434 ops
->handle_error
= pci_msi_domain_handle_error
;
1438 static void pci_msi_domain_update_chip_ops(struct msi_domain_info
*info
)
1440 struct irq_chip
*chip
= info
->chip
;
1443 if (!chip
->irq_write_msi_msg
)
1444 chip
->irq_write_msi_msg
= pci_msi_domain_write_msg
;
1445 if (!chip
->irq_mask
)
1446 chip
->irq_mask
= pci_msi_mask_irq
;
1447 if (!chip
->irq_unmask
)
1448 chip
->irq_unmask
= pci_msi_unmask_irq
;
1452 * pci_msi_create_irq_domain - Create a MSI interrupt domain
1453 * @fwnode: Optional fwnode of the interrupt controller
1454 * @info: MSI domain info
1455 * @parent: Parent irq domain
1457 * Updates the domain and chip ops and creates a MSI interrupt domain.
1460 * A domain pointer or NULL in case of failure.
1462 struct irq_domain
*pci_msi_create_irq_domain(struct fwnode_handle
*fwnode
,
1463 struct msi_domain_info
*info
,
1464 struct irq_domain
*parent
)
1466 struct irq_domain
*domain
;
1468 if (info
->flags
& MSI_FLAG_USE_DEF_DOM_OPS
)
1469 pci_msi_domain_update_dom_ops(info
);
1470 if (info
->flags
& MSI_FLAG_USE_DEF_CHIP_OPS
)
1471 pci_msi_domain_update_chip_ops(info
);
1473 info
->flags
|= MSI_FLAG_ACTIVATE_EARLY
;
1475 domain
= msi_create_irq_domain(fwnode
, info
, parent
);
1479 domain
->bus_token
= DOMAIN_BUS_PCI_MSI
;
1482 EXPORT_SYMBOL_GPL(pci_msi_create_irq_domain
);
1485 * pci_msi_domain_alloc_irqs - Allocate interrupts for @dev in @domain
1486 * @domain: The interrupt domain to allocate from
1487 * @dev: The device for which to allocate
1488 * @nvec: The number of interrupts to allocate
1489 * @type: Unused to allow simpler migration from the arch_XXX interfaces
1492 * A virtual interrupt number or an error code in case of failure
1494 int pci_msi_domain_alloc_irqs(struct irq_domain
*domain
, struct pci_dev
*dev
,
1497 return msi_domain_alloc_irqs(domain
, &dev
->dev
, nvec
);
1501 * pci_msi_domain_free_irqs - Free interrupts for @dev in @domain
1502 * @domain: The interrupt domain
1503 * @dev: The device for which to free interrupts
1505 void pci_msi_domain_free_irqs(struct irq_domain
*domain
, struct pci_dev
*dev
)
1507 msi_domain_free_irqs(domain
, &dev
->dev
);
1511 * pci_msi_create_default_irq_domain - Create a default MSI interrupt domain
1512 * @fwnode: Optional fwnode of the interrupt controller
1513 * @info: MSI domain info
1514 * @parent: Parent irq domain
1516 * Returns: A domain pointer or NULL in case of failure. If successful
1517 * the default PCI/MSI irqdomain pointer is updated.
1519 struct irq_domain
*pci_msi_create_default_irq_domain(struct fwnode_handle
*fwnode
,
1520 struct msi_domain_info
*info
, struct irq_domain
*parent
)
1522 struct irq_domain
*domain
;
1524 mutex_lock(&pci_msi_domain_lock
);
1525 if (pci_msi_default_domain
) {
1526 pr_err("PCI: default irq domain for PCI MSI has already been created.\n");
1529 domain
= pci_msi_create_irq_domain(fwnode
, info
, parent
);
1530 pci_msi_default_domain
= domain
;
1532 mutex_unlock(&pci_msi_domain_lock
);
1537 static int get_msi_id_cb(struct pci_dev
*pdev
, u16 alias
, void *data
)
1545 * pci_msi_domain_get_msi_rid - Get the MSI requester id (RID)
1546 * @domain: The interrupt domain
1547 * @pdev: The PCI device.
1549 * The RID for a device is formed from the alias, with a firmware
1550 * supplied mapping applied
1554 u32
pci_msi_domain_get_msi_rid(struct irq_domain
*domain
, struct pci_dev
*pdev
)
1556 struct device_node
*of_node
;
1559 pci_for_each_dma_alias(pdev
, get_msi_id_cb
, &rid
);
1561 of_node
= irq_domain_get_of_node(domain
);
1562 rid
= of_node
? of_msi_map_rid(&pdev
->dev
, of_node
, rid
) :
1563 iort_msi_map_rid(&pdev
->dev
, rid
);
1569 * pci_msi_get_device_domain - Get the MSI domain for a given PCI device
1570 * @pdev: The PCI device
1572 * Use the firmware data to find a device-specific MSI domain
1573 * (i.e. not one that is ste as a default).
1575 * Returns: The coresponding MSI domain or NULL if none has been found.
1577 struct irq_domain
*pci_msi_get_device_domain(struct pci_dev
*pdev
)
1579 struct irq_domain
*dom
;
1582 pci_for_each_dma_alias(pdev
, get_msi_id_cb
, &rid
);
1583 dom
= of_msi_map_get_device_domain(&pdev
->dev
, rid
);
1585 dom
= iort_get_device_domain(&pdev
->dev
, rid
);
1588 #endif /* CONFIG_PCI_MSI_IRQ_DOMAIN */