2 * Driver for PowerMac Z85c30 based ESCC cell found in the
3 * "macio" ASICs of various PowerMac models
5 * Copyright (C) 2003 Ben. Herrenschmidt (benh@kernel.crashing.org)
7 * Derived from drivers/macintosh/macserial.c by Paul Mackerras
8 * and drivers/serial/sunzilog.c by David S. Miller
10 * Hrm... actually, I ripped most of sunzilog (Thanks David !) and
11 * adapted special tweaks needed for us. I don't think it's worth
12 * merging back those though. The DMA code still has to get in
13 * and once done, I expect that driver to remain fairly stable in
14 * the long term, unless we change the driver model again...
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License as published by
18 * the Free Software Foundation; either version 2 of the License, or
19 * (at your option) any later version.
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software
28 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
30 * 2004-08-06 Harald Welte <laforge@gnumonks.org>
31 * - Enable BREAK interrupt
32 * - Add support for sysreq
34 * TODO: - Add DMA support
35 * - Defer port shutdown to a few seconds after close
36 * - maybe put something right into uap->clk_divisor
41 #undef USE_CTRL_O_SYSRQ
43 #include <linux/module.h>
44 #include <linux/tty.h>
46 #include <linux/tty_flip.h>
47 #include <linux/major.h>
48 #include <linux/string.h>
49 #include <linux/fcntl.h>
51 #include <linux/kernel.h>
52 #include <linux/delay.h>
53 #include <linux/init.h>
54 #include <linux/console.h>
55 #include <linux/adb.h>
56 #include <linux/pmu.h>
57 #include <linux/bitops.h>
58 #include <linux/sysrq.h>
59 #include <linux/mutex.h>
60 #include <linux/of_address.h>
61 #include <linux/of_irq.h>
62 #include <asm/sections.h>
66 #ifdef CONFIG_PPC_PMAC
68 #include <asm/machdep.h>
69 #include <asm/pmac_feature.h>
70 #include <asm/dbdma.h>
71 #include <asm/macio.h>
73 #include <linux/platform_device.h>
74 #define of_machine_is_compatible(x) (0)
77 #if defined (CONFIG_SERIAL_PMACZILOG_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
81 #include <linux/serial.h>
82 #include <linux/serial_core.h>
84 #include "pmac_zilog.h"
86 /* Not yet implemented */
89 static char version
[] __initdata
= "pmac_zilog: 0.6 (Benjamin Herrenschmidt <benh@kernel.crashing.org>)";
90 MODULE_AUTHOR("Benjamin Herrenschmidt <benh@kernel.crashing.org>");
91 MODULE_DESCRIPTION("Driver for the Mac and PowerMac serial ports.");
92 MODULE_LICENSE("GPL");
94 #ifdef CONFIG_SERIAL_PMACZILOG_TTYS
95 #define PMACZILOG_MAJOR TTY_MAJOR
96 #define PMACZILOG_MINOR 64
97 #define PMACZILOG_NAME "ttyS"
99 #define PMACZILOG_MAJOR 204
100 #define PMACZILOG_MINOR 192
101 #define PMACZILOG_NAME "ttyPZ"
104 #define pmz_debug(fmt, arg...) pr_debug("ttyPZ%d: " fmt, uap->port.line, ## arg)
105 #define pmz_error(fmt, arg...) pr_err("ttyPZ%d: " fmt, uap->port.line, ## arg)
106 #define pmz_info(fmt, arg...) pr_info("ttyPZ%d: " fmt, uap->port.line, ## arg)
109 * For the sake of early serial console, we can do a pre-probe
110 * (optional) of the ports at rather early boot time.
112 static struct uart_pmac_port pmz_ports
[MAX_ZS_PORTS
];
113 static int pmz_ports_count
;
115 static struct uart_driver pmz_uart_reg
= {
116 .owner
= THIS_MODULE
,
117 .driver_name
= PMACZILOG_NAME
,
118 .dev_name
= PMACZILOG_NAME
,
119 .major
= PMACZILOG_MAJOR
,
120 .minor
= PMACZILOG_MINOR
,
125 * Load all registers to reprogram the port
126 * This function must only be called when the TX is not busy. The UART
127 * port lock must be held and local interrupts disabled.
129 static void pmz_load_zsregs(struct uart_pmac_port
*uap
, u8
*regs
)
133 /* Let pending transmits finish. */
134 for (i
= 0; i
< 1000; i
++) {
135 unsigned char stat
= read_zsreg(uap
, R1
);
147 /* Disable all interrupts. */
149 regs
[R1
] & ~(RxINT_MASK
| TxINT_ENAB
| EXT_INT_ENAB
));
151 /* Set parity, sync config, stop bits, and clock divisor. */
152 write_zsreg(uap
, R4
, regs
[R4
]);
154 /* Set misc. TX/RX control bits. */
155 write_zsreg(uap
, R10
, regs
[R10
]);
157 /* Set TX/RX controls sans the enable bits. */
158 write_zsreg(uap
, R3
, regs
[R3
] & ~RxENABLE
);
159 write_zsreg(uap
, R5
, regs
[R5
] & ~TxENABLE
);
161 /* now set R7 "prime" on ESCC */
162 write_zsreg(uap
, R15
, regs
[R15
] | EN85C30
);
163 write_zsreg(uap
, R7
, regs
[R7P
]);
165 /* make sure we use R7 "non-prime" on ESCC */
166 write_zsreg(uap
, R15
, regs
[R15
] & ~EN85C30
);
168 /* Synchronous mode config. */
169 write_zsreg(uap
, R6
, regs
[R6
]);
170 write_zsreg(uap
, R7
, regs
[R7
]);
172 /* Disable baud generator. */
173 write_zsreg(uap
, R14
, regs
[R14
] & ~BRENAB
);
175 /* Clock mode control. */
176 write_zsreg(uap
, R11
, regs
[R11
]);
178 /* Lower and upper byte of baud rate generator divisor. */
179 write_zsreg(uap
, R12
, regs
[R12
]);
180 write_zsreg(uap
, R13
, regs
[R13
]);
182 /* Now rewrite R14, with BRENAB (if set). */
183 write_zsreg(uap
, R14
, regs
[R14
]);
185 /* Reset external status interrupts. */
186 write_zsreg(uap
, R0
, RES_EXT_INT
);
187 write_zsreg(uap
, R0
, RES_EXT_INT
);
189 /* Rewrite R3/R5, this time without enables masked. */
190 write_zsreg(uap
, R3
, regs
[R3
]);
191 write_zsreg(uap
, R5
, regs
[R5
]);
193 /* Rewrite R1, this time without IRQ enabled masked. */
194 write_zsreg(uap
, R1
, regs
[R1
]);
196 /* Enable interrupts */
197 write_zsreg(uap
, R9
, regs
[R9
]);
201 * We do like sunzilog to avoid disrupting pending Tx
202 * Reprogram the Zilog channel HW registers with the copies found in the
203 * software state struct. If the transmitter is busy, we defer this update
204 * until the next TX complete interrupt. Else, we do it right now.
206 * The UART port lock must be held and local interrupts disabled.
208 static void pmz_maybe_update_regs(struct uart_pmac_port
*uap
)
210 if (!ZS_REGS_HELD(uap
)) {
211 if (ZS_TX_ACTIVE(uap
)) {
212 uap
->flags
|= PMACZILOG_FLAG_REGS_HELD
;
214 pmz_debug("pmz: maybe_update_regs: updating\n");
215 pmz_load_zsregs(uap
, uap
->curregs
);
220 static void pmz_interrupt_control(struct uart_pmac_port
*uap
, int enable
)
223 uap
->curregs
[1] |= INT_ALL_Rx
| TxINT_ENAB
;
224 if (!ZS_IS_EXTCLK(uap
))
225 uap
->curregs
[1] |= EXT_INT_ENAB
;
227 uap
->curregs
[1] &= ~(EXT_INT_ENAB
| TxINT_ENAB
| RxINT_MASK
);
229 write_zsreg(uap
, R1
, uap
->curregs
[1]);
232 static bool pmz_receive_chars(struct uart_pmac_port
*uap
)
234 struct tty_port
*port
;
235 unsigned char ch
, r1
, drop
, error
, flag
;
238 /* Sanity check, make sure the old bug is no longer happening */
239 if (uap
->port
.state
== NULL
) {
241 (void)read_zsdata(uap
);
244 port
= &uap
->port
.state
->port
;
250 r1
= read_zsreg(uap
, R1
);
251 ch
= read_zsdata(uap
);
253 if (r1
& (PAR_ERR
| Rx_OVR
| CRC_ERR
)) {
254 write_zsreg(uap
, R0
, ERR_RES
);
258 ch
&= uap
->parity_mask
;
259 if (ch
== 0 && uap
->flags
& PMACZILOG_FLAG_BREAK
) {
260 uap
->flags
&= ~PMACZILOG_FLAG_BREAK
;
263 #if defined(CONFIG_MAGIC_SYSRQ) && defined(CONFIG_SERIAL_CORE_CONSOLE)
264 #ifdef USE_CTRL_O_SYSRQ
265 /* Handle the SysRq ^O Hack */
267 uap
->port
.sysrq
= jiffies
+ HZ
*5;
270 #endif /* USE_CTRL_O_SYSRQ */
271 if (uap
->port
.sysrq
) {
273 spin_unlock(&uap
->port
.lock
);
274 swallow
= uart_handle_sysrq_char(&uap
->port
, ch
);
275 spin_lock(&uap
->port
.lock
);
279 #endif /* CONFIG_MAGIC_SYSRQ && CONFIG_SERIAL_CORE_CONSOLE */
281 /* A real serial line, record the character and status. */
286 uap
->port
.icount
.rx
++;
288 if (r1
& (PAR_ERR
| Rx_OVR
| CRC_ERR
| BRK_ABRT
)) {
291 pmz_debug("pmz: got break !\n");
292 r1
&= ~(PAR_ERR
| CRC_ERR
);
293 uap
->port
.icount
.brk
++;
294 if (uart_handle_break(&uap
->port
))
297 else if (r1
& PAR_ERR
)
298 uap
->port
.icount
.parity
++;
299 else if (r1
& CRC_ERR
)
300 uap
->port
.icount
.frame
++;
302 uap
->port
.icount
.overrun
++;
303 r1
&= uap
->port
.read_status_mask
;
306 else if (r1
& PAR_ERR
)
308 else if (r1
& CRC_ERR
)
312 if (uap
->port
.ignore_status_mask
== 0xff ||
313 (r1
& uap
->port
.ignore_status_mask
) == 0) {
314 tty_insert_flip_char(port
, ch
, flag
);
317 tty_insert_flip_char(port
, 0, TTY_OVERRUN
);
319 /* We can get stuck in an infinite loop getting char 0 when the
320 * line is in a wrong HW state, we break that here.
321 * When that happens, I disable the receive side of the driver.
322 * Note that what I've been experiencing is a real irq loop where
323 * I'm getting flooded regardless of the actual port speed.
324 * Something strange is going on with the HW
326 if ((++loops
) > 1000)
328 ch
= read_zsreg(uap
, R0
);
329 if (!(ch
& Rx_CH_AV
))
335 pmz_interrupt_control(uap
, 0);
336 pmz_error("pmz: rx irq flood !\n");
340 static void pmz_status_handle(struct uart_pmac_port
*uap
)
342 unsigned char status
;
344 status
= read_zsreg(uap
, R0
);
345 write_zsreg(uap
, R0
, RES_EXT_INT
);
348 if (ZS_IS_OPEN(uap
) && ZS_WANTS_MODEM_STATUS(uap
)) {
349 if (status
& SYNC_HUNT
)
350 uap
->port
.icount
.dsr
++;
352 /* The Zilog just gives us an interrupt when DCD/CTS/etc. change.
353 * But it does not tell us which bit has changed, we have to keep
354 * track of this ourselves.
355 * The CTS input is inverted for some reason. -- paulus
357 if ((status
^ uap
->prev_status
) & DCD
)
358 uart_handle_dcd_change(&uap
->port
,
360 if ((status
^ uap
->prev_status
) & CTS
)
361 uart_handle_cts_change(&uap
->port
,
364 wake_up_interruptible(&uap
->port
.state
->port
.delta_msr_wait
);
367 if (status
& BRK_ABRT
)
368 uap
->flags
|= PMACZILOG_FLAG_BREAK
;
370 uap
->prev_status
= status
;
373 static void pmz_transmit_chars(struct uart_pmac_port
*uap
)
375 struct circ_buf
*xmit
;
377 if (ZS_IS_CONS(uap
)) {
378 unsigned char status
= read_zsreg(uap
, R0
);
380 /* TX still busy? Just wait for the next TX done interrupt.
382 * It can occur because of how we do serial console writes. It would
383 * be nice to transmit console writes just like we normally would for
384 * a TTY line. (ie. buffered and TX interrupt driven). That is not
385 * easy because console writes cannot sleep. One solution might be
386 * to poll on enough port->xmit space becoming free. -DaveM
388 if (!(status
& Tx_BUF_EMP
))
392 uap
->flags
&= ~PMACZILOG_FLAG_TX_ACTIVE
;
394 if (ZS_REGS_HELD(uap
)) {
395 pmz_load_zsregs(uap
, uap
->curregs
);
396 uap
->flags
&= ~PMACZILOG_FLAG_REGS_HELD
;
399 if (ZS_TX_STOPPED(uap
)) {
400 uap
->flags
&= ~PMACZILOG_FLAG_TX_STOPPED
;
404 /* Under some circumstances, we see interrupts reported for
405 * a closed channel. The interrupt mask in R1 is clear, but
406 * R3 still signals the interrupts and we see them when taking
407 * an interrupt for the other channel (this could be a qemu
408 * bug but since the ESCC doc doesn't specify precsiely whether
409 * R3 interrup status bits are masked by R1 interrupt enable
410 * bits, better safe than sorry). --BenH.
412 if (!ZS_IS_OPEN(uap
))
415 if (uap
->port
.x_char
) {
416 uap
->flags
|= PMACZILOG_FLAG_TX_ACTIVE
;
417 write_zsdata(uap
, uap
->port
.x_char
);
419 uap
->port
.icount
.tx
++;
420 uap
->port
.x_char
= 0;
424 if (uap
->port
.state
== NULL
)
426 xmit
= &uap
->port
.state
->xmit
;
427 if (uart_circ_empty(xmit
)) {
428 uart_write_wakeup(&uap
->port
);
431 if (uart_tx_stopped(&uap
->port
))
434 uap
->flags
|= PMACZILOG_FLAG_TX_ACTIVE
;
435 write_zsdata(uap
, xmit
->buf
[xmit
->tail
]);
438 xmit
->tail
= (xmit
->tail
+ 1) & (UART_XMIT_SIZE
- 1);
439 uap
->port
.icount
.tx
++;
441 if (uart_circ_chars_pending(xmit
) < WAKEUP_CHARS
)
442 uart_write_wakeup(&uap
->port
);
447 write_zsreg(uap
, R0
, RES_Tx_P
);
451 /* Hrm... we register that twice, fixme later.... */
452 static irqreturn_t
pmz_interrupt(int irq
, void *dev_id
)
454 struct uart_pmac_port
*uap
= dev_id
;
455 struct uart_pmac_port
*uap_a
;
456 struct uart_pmac_port
*uap_b
;
461 uap_a
= pmz_get_port_A(uap
);
464 spin_lock(&uap_a
->port
.lock
);
465 r3
= read_zsreg(uap_a
, R3
);
468 pmz_debug("irq, r3: %x\n", r3
);
472 if (r3
& (CHAEXT
| CHATxIP
| CHARxIP
)) {
473 if (!ZS_IS_OPEN(uap_a
)) {
474 pmz_debug("ChanA interrupt while not open !\n");
477 write_zsreg(uap_a
, R0
, RES_H_IUS
);
480 pmz_status_handle(uap_a
);
482 push
= pmz_receive_chars(uap_a
);
484 pmz_transmit_chars(uap_a
);
488 spin_unlock(&uap_a
->port
.lock
);
490 tty_flip_buffer_push(&uap
->port
.state
->port
);
495 spin_lock(&uap_b
->port
.lock
);
497 if (r3
& (CHBEXT
| CHBTxIP
| CHBRxIP
)) {
498 if (!ZS_IS_OPEN(uap_b
)) {
499 pmz_debug("ChanB interrupt while not open !\n");
502 write_zsreg(uap_b
, R0
, RES_H_IUS
);
505 pmz_status_handle(uap_b
);
507 push
= pmz_receive_chars(uap_b
);
509 pmz_transmit_chars(uap_b
);
513 spin_unlock(&uap_b
->port
.lock
);
515 tty_flip_buffer_push(&uap
->port
.state
->port
);
522 * Peek the status register, lock not held by caller
524 static inline u8
pmz_peek_status(struct uart_pmac_port
*uap
)
529 spin_lock_irqsave(&uap
->port
.lock
, flags
);
530 status
= read_zsreg(uap
, R0
);
531 spin_unlock_irqrestore(&uap
->port
.lock
, flags
);
537 * Check if transmitter is empty
538 * The port lock is not held.
540 static unsigned int pmz_tx_empty(struct uart_port
*port
)
542 unsigned char status
;
544 status
= pmz_peek_status(to_pmz(port
));
545 if (status
& Tx_BUF_EMP
)
551 * Set Modem Control (RTS & DTR) bits
552 * The port lock is held and interrupts are disabled.
553 * Note: Shall we really filter out RTS on external ports or
554 * should that be dealt at higher level only ?
556 static void pmz_set_mctrl(struct uart_port
*port
, unsigned int mctrl
)
558 struct uart_pmac_port
*uap
= to_pmz(port
);
559 unsigned char set_bits
, clear_bits
;
561 /* Do nothing for irda for now... */
564 /* We get called during boot with a port not up yet */
565 if (!(ZS_IS_OPEN(uap
) || ZS_IS_CONS(uap
)))
568 set_bits
= clear_bits
= 0;
570 if (ZS_IS_INTMODEM(uap
)) {
571 if (mctrl
& TIOCM_RTS
)
576 if (mctrl
& TIOCM_DTR
)
581 /* NOTE: Not subject to 'transmitter active' rule. */
582 uap
->curregs
[R5
] |= set_bits
;
583 uap
->curregs
[R5
] &= ~clear_bits
;
585 write_zsreg(uap
, R5
, uap
->curregs
[R5
]);
586 pmz_debug("pmz_set_mctrl: set bits: %x, clear bits: %x -> %x\n",
587 set_bits
, clear_bits
, uap
->curregs
[R5
]);
592 * Get Modem Control bits (only the input ones, the core will
593 * or that with a cached value of the control ones)
594 * The port lock is held and interrupts are disabled.
596 static unsigned int pmz_get_mctrl(struct uart_port
*port
)
598 struct uart_pmac_port
*uap
= to_pmz(port
);
599 unsigned char status
;
602 status
= read_zsreg(uap
, R0
);
607 if (status
& SYNC_HUNT
)
616 * Stop TX side. Dealt like sunzilog at next Tx interrupt,
617 * though for DMA, we will have to do a bit more.
618 * The port lock is held and interrupts are disabled.
620 static void pmz_stop_tx(struct uart_port
*port
)
622 to_pmz(port
)->flags
|= PMACZILOG_FLAG_TX_STOPPED
;
627 * The port lock is held and interrupts are disabled.
629 static void pmz_start_tx(struct uart_port
*port
)
631 struct uart_pmac_port
*uap
= to_pmz(port
);
632 unsigned char status
;
634 pmz_debug("pmz: start_tx()\n");
636 uap
->flags
|= PMACZILOG_FLAG_TX_ACTIVE
;
637 uap
->flags
&= ~PMACZILOG_FLAG_TX_STOPPED
;
639 status
= read_zsreg(uap
, R0
);
641 /* TX busy? Just wait for the TX done interrupt. */
642 if (!(status
& Tx_BUF_EMP
))
645 /* Send the first character to jump-start the TX done
646 * IRQ sending engine.
649 write_zsdata(uap
, port
->x_char
);
654 struct circ_buf
*xmit
= &port
->state
->xmit
;
656 if (uart_circ_empty(xmit
))
658 write_zsdata(uap
, xmit
->buf
[xmit
->tail
]);
660 xmit
->tail
= (xmit
->tail
+ 1) & (UART_XMIT_SIZE
- 1);
663 if (uart_circ_chars_pending(xmit
) < WAKEUP_CHARS
)
664 uart_write_wakeup(&uap
->port
);
667 pmz_debug("pmz: start_tx() done.\n");
671 * Stop Rx side, basically disable emitting of
672 * Rx interrupts on the port. We don't disable the rx
673 * side of the chip proper though
674 * The port lock is held.
676 static void pmz_stop_rx(struct uart_port
*port
)
678 struct uart_pmac_port
*uap
= to_pmz(port
);
680 pmz_debug("pmz: stop_rx()()\n");
682 /* Disable all RX interrupts. */
683 uap
->curregs
[R1
] &= ~RxINT_MASK
;
684 pmz_maybe_update_regs(uap
);
686 pmz_debug("pmz: stop_rx() done.\n");
690 * Enable modem status change interrupts
691 * The port lock is held.
693 static void pmz_enable_ms(struct uart_port
*port
)
695 struct uart_pmac_port
*uap
= to_pmz(port
);
696 unsigned char new_reg
;
700 new_reg
= uap
->curregs
[R15
] | (DCDIE
| SYNCIE
| CTSIE
);
701 if (new_reg
!= uap
->curregs
[R15
]) {
702 uap
->curregs
[R15
] = new_reg
;
704 /* NOTE: Not subject to 'transmitter active' rule. */
705 write_zsreg(uap
, R15
, uap
->curregs
[R15
]);
710 * Control break state emission
711 * The port lock is not held.
713 static void pmz_break_ctl(struct uart_port
*port
, int break_state
)
715 struct uart_pmac_port
*uap
= to_pmz(port
);
716 unsigned char set_bits
, clear_bits
, new_reg
;
719 set_bits
= clear_bits
= 0;
724 clear_bits
|= SND_BRK
;
726 spin_lock_irqsave(&port
->lock
, flags
);
728 new_reg
= (uap
->curregs
[R5
] | set_bits
) & ~clear_bits
;
729 if (new_reg
!= uap
->curregs
[R5
]) {
730 uap
->curregs
[R5
] = new_reg
;
731 write_zsreg(uap
, R5
, uap
->curregs
[R5
]);
734 spin_unlock_irqrestore(&port
->lock
, flags
);
737 #ifdef CONFIG_PPC_PMAC
740 * Turn power on or off to the SCC and associated stuff
741 * (port drivers, modem, IR port, etc.)
742 * Returns the number of milliseconds we should wait before
743 * trying to use the port.
745 static int pmz_set_scc_power(struct uart_pmac_port
*uap
, int state
)
751 rc
= pmac_call_feature(
752 PMAC_FTR_SCC_ENABLE
, uap
->node
, uap
->port_type
, 1);
753 pmz_debug("port power on result: %d\n", rc
);
754 if (ZS_IS_INTMODEM(uap
)) {
755 rc
= pmac_call_feature(
756 PMAC_FTR_MODEM_ENABLE
, uap
->node
, 0, 1);
757 delay
= 2500; /* wait for 2.5s before using */
758 pmz_debug("modem power result: %d\n", rc
);
761 /* TODO: Make that depend on a timer, don't power down
764 if (ZS_IS_INTMODEM(uap
)) {
765 rc
= pmac_call_feature(
766 PMAC_FTR_MODEM_ENABLE
, uap
->node
, 0, 0);
767 pmz_debug("port power off result: %d\n", rc
);
769 pmac_call_feature(PMAC_FTR_SCC_ENABLE
, uap
->node
, uap
->port_type
, 0);
776 static int pmz_set_scc_power(struct uart_pmac_port
*uap
, int state
)
781 #endif /* !CONFIG_PPC_PMAC */
784 * FixZeroBug....Works around a bug in the SCC receiving channel.
785 * Inspired from Darwin code, 15 Sept. 2000 -DanM
787 * The following sequence prevents a problem that is seen with O'Hare ASICs
788 * (most versions -- also with some Heathrow and Hydra ASICs) where a zero
789 * at the input to the receiver becomes 'stuck' and locks up the receiver.
790 * This problem can occur as a result of a zero bit at the receiver input
791 * coincident with any of the following events:
793 * The SCC is initialized (hardware or software).
794 * A framing error is detected.
795 * The clocking option changes from synchronous or X1 asynchronous
796 * clocking to X16, X32, or X64 asynchronous clocking.
797 * The decoding mode is changed among NRZ, NRZI, FM0, or FM1.
799 * This workaround attempts to recover from the lockup condition by placing
800 * the SCC in synchronous loopback mode with a fast clock before programming
801 * any of the asynchronous modes.
803 static void pmz_fix_zero_bug_scc(struct uart_pmac_port
*uap
)
805 write_zsreg(uap
, 9, ZS_IS_CHANNEL_A(uap
) ? CHRA
: CHRB
);
808 write_zsreg(uap
, 9, (ZS_IS_CHANNEL_A(uap
) ? CHRA
: CHRB
) | NV
);
811 write_zsreg(uap
, 4, X1CLK
| MONSYNC
);
812 write_zsreg(uap
, 3, Rx8
);
813 write_zsreg(uap
, 5, Tx8
| RTS
);
814 write_zsreg(uap
, 9, NV
); /* Didn't we already do this? */
815 write_zsreg(uap
, 11, RCBR
| TCBR
);
816 write_zsreg(uap
, 12, 0);
817 write_zsreg(uap
, 13, 0);
818 write_zsreg(uap
, 14, (LOOPBAK
| BRSRC
));
819 write_zsreg(uap
, 14, (LOOPBAK
| BRSRC
| BRENAB
));
820 write_zsreg(uap
, 3, Rx8
| RxENABLE
);
821 write_zsreg(uap
, 0, RES_EXT_INT
);
822 write_zsreg(uap
, 0, RES_EXT_INT
);
823 write_zsreg(uap
, 0, RES_EXT_INT
); /* to kill some time */
825 /* The channel should be OK now, but it is probably receiving
827 * Switch to asynchronous mode, disable the receiver,
828 * and discard everything in the receive buffer.
830 write_zsreg(uap
, 9, NV
);
831 write_zsreg(uap
, 4, X16CLK
| SB_MASK
);
832 write_zsreg(uap
, 3, Rx8
);
834 while (read_zsreg(uap
, 0) & Rx_CH_AV
) {
835 (void)read_zsreg(uap
, 8);
836 write_zsreg(uap
, 0, RES_EXT_INT
);
837 write_zsreg(uap
, 0, ERR_RES
);
842 * Real startup routine, powers up the hardware and sets up
843 * the SCC. Returns a delay in ms where you need to wait before
844 * actually using the port, this is typically the internal modem
845 * powerup delay. This routine expect the lock to be taken.
847 static int __pmz_startup(struct uart_pmac_port
*uap
)
851 memset(&uap
->curregs
, 0, sizeof(uap
->curregs
));
853 /* Power up the SCC & underlying hardware (modem/irda) */
854 pwr_delay
= pmz_set_scc_power(uap
, 1);
856 /* Nice buggy HW ... */
857 pmz_fix_zero_bug_scc(uap
);
859 /* Reset the channel */
860 uap
->curregs
[R9
] = 0;
861 write_zsreg(uap
, 9, ZS_IS_CHANNEL_A(uap
) ? CHRA
: CHRB
);
864 write_zsreg(uap
, 9, 0);
867 /* Clear the interrupt registers */
868 write_zsreg(uap
, R1
, 0);
869 write_zsreg(uap
, R0
, ERR_RES
);
870 write_zsreg(uap
, R0
, ERR_RES
);
871 write_zsreg(uap
, R0
, RES_H_IUS
);
872 write_zsreg(uap
, R0
, RES_H_IUS
);
874 /* Setup some valid baud rate */
875 uap
->curregs
[R4
] = X16CLK
| SB1
;
876 uap
->curregs
[R3
] = Rx8
;
877 uap
->curregs
[R5
] = Tx8
| RTS
;
878 if (!ZS_IS_IRDA(uap
))
879 uap
->curregs
[R5
] |= DTR
;
880 uap
->curregs
[R12
] = 0;
881 uap
->curregs
[R13
] = 0;
882 uap
->curregs
[R14
] = BRENAB
;
884 /* Clear handshaking, enable BREAK interrupts */
885 uap
->curregs
[R15
] = BRKIE
;
887 /* Master interrupt enable */
888 uap
->curregs
[R9
] |= NV
| MIE
;
890 pmz_load_zsregs(uap
, uap
->curregs
);
892 /* Enable receiver and transmitter. */
893 write_zsreg(uap
, R3
, uap
->curregs
[R3
] |= RxENABLE
);
894 write_zsreg(uap
, R5
, uap
->curregs
[R5
] |= TxENABLE
);
896 /* Remember status for DCD/CTS changes */
897 uap
->prev_status
= read_zsreg(uap
, R0
);
902 static void pmz_irda_reset(struct uart_pmac_port
*uap
)
906 spin_lock_irqsave(&uap
->port
.lock
, flags
);
907 uap
->curregs
[R5
] |= DTR
;
908 write_zsreg(uap
, R5
, uap
->curregs
[R5
]);
910 spin_unlock_irqrestore(&uap
->port
.lock
, flags
);
913 spin_lock_irqsave(&uap
->port
.lock
, flags
);
914 uap
->curregs
[R5
] &= ~DTR
;
915 write_zsreg(uap
, R5
, uap
->curregs
[R5
]);
917 spin_unlock_irqrestore(&uap
->port
.lock
, flags
);
922 * This is the "normal" startup routine, using the above one
923 * wrapped with the lock and doing a schedule delay
925 static int pmz_startup(struct uart_port
*port
)
927 struct uart_pmac_port
*uap
= to_pmz(port
);
931 pmz_debug("pmz: startup()\n");
933 uap
->flags
|= PMACZILOG_FLAG_IS_OPEN
;
935 /* A console is never powered down. Else, power up and
936 * initialize the chip
938 if (!ZS_IS_CONS(uap
)) {
939 spin_lock_irqsave(&port
->lock
, flags
);
940 pwr_delay
= __pmz_startup(uap
);
941 spin_unlock_irqrestore(&port
->lock
, flags
);
943 sprintf(uap
->irq_name
, PMACZILOG_NAME
"%d", uap
->port
.line
);
944 if (request_irq(uap
->port
.irq
, pmz_interrupt
, IRQF_SHARED
,
945 uap
->irq_name
, uap
)) {
946 pmz_error("Unable to register zs interrupt handler.\n");
947 pmz_set_scc_power(uap
, 0);
951 /* Right now, we deal with delay by blocking here, I'll be
954 if (pwr_delay
!= 0) {
955 pmz_debug("pmz: delaying %d ms\n", pwr_delay
);
959 /* IrDA reset is done now */
963 /* Enable interrupt requests for the channel */
964 spin_lock_irqsave(&port
->lock
, flags
);
965 pmz_interrupt_control(uap
, 1);
966 spin_unlock_irqrestore(&port
->lock
, flags
);
968 pmz_debug("pmz: startup() done.\n");
973 static void pmz_shutdown(struct uart_port
*port
)
975 struct uart_pmac_port
*uap
= to_pmz(port
);
978 pmz_debug("pmz: shutdown()\n");
980 spin_lock_irqsave(&port
->lock
, flags
);
982 /* Disable interrupt requests for the channel */
983 pmz_interrupt_control(uap
, 0);
985 if (!ZS_IS_CONS(uap
)) {
986 /* Disable receiver and transmitter */
987 uap
->curregs
[R3
] &= ~RxENABLE
;
988 uap
->curregs
[R5
] &= ~TxENABLE
;
990 /* Disable break assertion */
991 uap
->curregs
[R5
] &= ~SND_BRK
;
992 pmz_maybe_update_regs(uap
);
995 spin_unlock_irqrestore(&port
->lock
, flags
);
997 /* Release interrupt handler */
998 free_irq(uap
->port
.irq
, uap
);
1000 spin_lock_irqsave(&port
->lock
, flags
);
1002 uap
->flags
&= ~PMACZILOG_FLAG_IS_OPEN
;
1004 if (!ZS_IS_CONS(uap
))
1005 pmz_set_scc_power(uap
, 0); /* Shut the chip down */
1007 spin_unlock_irqrestore(&port
->lock
, flags
);
1009 pmz_debug("pmz: shutdown() done.\n");
1012 /* Shared by TTY driver and serial console setup. The port lock is held
1013 * and local interrupts are disabled.
1015 static void pmz_convert_to_zs(struct uart_pmac_port
*uap
, unsigned int cflag
,
1016 unsigned int iflag
, unsigned long baud
)
1020 /* Switch to external clocking for IrDA high clock rates. That
1021 * code could be re-used for Midi interfaces with different
1024 if (baud
>= 115200 && ZS_IS_IRDA(uap
)) {
1025 uap
->curregs
[R4
] = X1CLK
;
1026 uap
->curregs
[R11
] = RCTRxCP
| TCTRxCP
;
1027 uap
->curregs
[R14
] = 0; /* BRG off */
1028 uap
->curregs
[R12
] = 0;
1029 uap
->curregs
[R13
] = 0;
1030 uap
->flags
|= PMACZILOG_FLAG_IS_EXTCLK
;
1033 case ZS_CLOCK
/16: /* 230400 */
1034 uap
->curregs
[R4
] = X16CLK
;
1035 uap
->curregs
[R11
] = 0;
1036 uap
->curregs
[R14
] = 0;
1038 case ZS_CLOCK
/32: /* 115200 */
1039 uap
->curregs
[R4
] = X32CLK
;
1040 uap
->curregs
[R11
] = 0;
1041 uap
->curregs
[R14
] = 0;
1044 uap
->curregs
[R4
] = X16CLK
;
1045 uap
->curregs
[R11
] = TCBR
| RCBR
;
1046 brg
= BPS_TO_BRG(baud
, ZS_CLOCK
/ 16);
1047 uap
->curregs
[R12
] = (brg
& 255);
1048 uap
->curregs
[R13
] = ((brg
>> 8) & 255);
1049 uap
->curregs
[R14
] = BRENAB
;
1051 uap
->flags
&= ~PMACZILOG_FLAG_IS_EXTCLK
;
1054 /* Character size, stop bits, and parity. */
1055 uap
->curregs
[3] &= ~RxN_MASK
;
1056 uap
->curregs
[5] &= ~TxN_MASK
;
1058 switch (cflag
& CSIZE
) {
1060 uap
->curregs
[3] |= Rx5
;
1061 uap
->curregs
[5] |= Tx5
;
1062 uap
->parity_mask
= 0x1f;
1065 uap
->curregs
[3] |= Rx6
;
1066 uap
->curregs
[5] |= Tx6
;
1067 uap
->parity_mask
= 0x3f;
1070 uap
->curregs
[3] |= Rx7
;
1071 uap
->curregs
[5] |= Tx7
;
1072 uap
->parity_mask
= 0x7f;
1076 uap
->curregs
[3] |= Rx8
;
1077 uap
->curregs
[5] |= Tx8
;
1078 uap
->parity_mask
= 0xff;
1081 uap
->curregs
[4] &= ~(SB_MASK
);
1083 uap
->curregs
[4] |= SB2
;
1085 uap
->curregs
[4] |= SB1
;
1087 uap
->curregs
[4] |= PAR_ENAB
;
1089 uap
->curregs
[4] &= ~PAR_ENAB
;
1090 if (!(cflag
& PARODD
))
1091 uap
->curregs
[4] |= PAR_EVEN
;
1093 uap
->curregs
[4] &= ~PAR_EVEN
;
1095 uap
->port
.read_status_mask
= Rx_OVR
;
1097 uap
->port
.read_status_mask
|= CRC_ERR
| PAR_ERR
;
1098 if (iflag
& (IGNBRK
| BRKINT
| PARMRK
))
1099 uap
->port
.read_status_mask
|= BRK_ABRT
;
1101 uap
->port
.ignore_status_mask
= 0;
1103 uap
->port
.ignore_status_mask
|= CRC_ERR
| PAR_ERR
;
1104 if (iflag
& IGNBRK
) {
1105 uap
->port
.ignore_status_mask
|= BRK_ABRT
;
1107 uap
->port
.ignore_status_mask
|= Rx_OVR
;
1110 if ((cflag
& CREAD
) == 0)
1111 uap
->port
.ignore_status_mask
= 0xff;
1116 * Set the irda codec on the imac to the specified baud rate.
1118 static void pmz_irda_setup(struct uart_pmac_port
*uap
, unsigned long *baud
)
1146 /* The FIR modes aren't really supported at this point, how
1147 * do we select the speed ? via the FCR on KeyLargo ?
1161 /* Wait for transmitter to drain */
1163 while ((read_zsreg(uap
, R0
) & Tx_BUF_EMP
) == 0
1164 || (read_zsreg(uap
, R1
) & ALL_SNT
) == 0) {
1166 pmz_error("transmitter didn't drain\n");
1172 /* Drain the receiver too */
1174 (void)read_zsdata(uap
);
1175 (void)read_zsdata(uap
);
1176 (void)read_zsdata(uap
);
1178 while (read_zsreg(uap
, R0
) & Rx_CH_AV
) {
1182 pmz_error("receiver didn't drain\n");
1187 /* Switch to command mode */
1188 uap
->curregs
[R5
] |= DTR
;
1189 write_zsreg(uap
, R5
, uap
->curregs
[R5
]);
1193 /* Switch SCC to 19200 */
1194 pmz_convert_to_zs(uap
, CS8
, 0, 19200);
1195 pmz_load_zsregs(uap
, uap
->curregs
);
1198 /* Write get_version command byte */
1199 write_zsdata(uap
, 1);
1201 while ((read_zsreg(uap
, R0
) & Rx_CH_AV
) == 0) {
1203 pmz_error("irda_setup timed out on get_version byte\n");
1208 version
= read_zsdata(uap
);
1211 pmz_info("IrDA: dongle version %d not supported\n", version
);
1215 /* Send speed mode */
1216 write_zsdata(uap
, cmdbyte
);
1218 while ((read_zsreg(uap
, R0
) & Rx_CH_AV
) == 0) {
1220 pmz_error("irda_setup timed out on speed mode byte\n");
1225 t
= read_zsdata(uap
);
1227 pmz_error("irda_setup speed mode byte = %x (%x)\n", t
, cmdbyte
);
1229 pmz_info("IrDA setup for %ld bps, dongle version: %d\n",
1232 (void)read_zsdata(uap
);
1233 (void)read_zsdata(uap
);
1234 (void)read_zsdata(uap
);
1237 /* Switch back to data mode */
1238 uap
->curregs
[R5
] &= ~DTR
;
1239 write_zsreg(uap
, R5
, uap
->curregs
[R5
]);
1242 (void)read_zsdata(uap
);
1243 (void)read_zsdata(uap
);
1244 (void)read_zsdata(uap
);
1248 static void __pmz_set_termios(struct uart_port
*port
, struct ktermios
*termios
,
1249 struct ktermios
*old
)
1251 struct uart_pmac_port
*uap
= to_pmz(port
);
1254 pmz_debug("pmz: set_termios()\n");
1256 memcpy(&uap
->termios_cache
, termios
, sizeof(struct ktermios
));
1258 /* XXX Check which revs of machines actually allow 1 and 4Mb speeds
1259 * on the IR dongle. Note that the IRTTY driver currently doesn't know
1260 * about the FIR mode and high speed modes. So these are unused. For
1261 * implementing proper support for these, we should probably add some
1262 * DMA as well, at least on the Rx side, which isn't a simple thing
1265 if (ZS_IS_IRDA(uap
)) {
1266 /* Calc baud rate */
1267 baud
= uart_get_baud_rate(port
, termios
, old
, 1200, 4000000);
1268 pmz_debug("pmz: switch IRDA to %ld bauds\n", baud
);
1269 /* Cet the irda codec to the right rate */
1270 pmz_irda_setup(uap
, &baud
);
1271 /* Set final baud rate */
1272 pmz_convert_to_zs(uap
, termios
->c_cflag
, termios
->c_iflag
, baud
);
1273 pmz_load_zsregs(uap
, uap
->curregs
);
1276 baud
= uart_get_baud_rate(port
, termios
, old
, 1200, 230400);
1277 pmz_convert_to_zs(uap
, termios
->c_cflag
, termios
->c_iflag
, baud
);
1278 /* Make sure modem status interrupts are correctly configured */
1279 if (UART_ENABLE_MS(&uap
->port
, termios
->c_cflag
)) {
1280 uap
->curregs
[R15
] |= DCDIE
| SYNCIE
| CTSIE
;
1281 uap
->flags
|= PMACZILOG_FLAG_MODEM_STATUS
;
1283 uap
->curregs
[R15
] &= ~(DCDIE
| SYNCIE
| CTSIE
);
1284 uap
->flags
&= ~PMACZILOG_FLAG_MODEM_STATUS
;
1287 /* Load registers to the chip */
1288 pmz_maybe_update_regs(uap
);
1290 uart_update_timeout(port
, termios
->c_cflag
, baud
);
1292 pmz_debug("pmz: set_termios() done.\n");
1295 /* The port lock is not held. */
1296 static void pmz_set_termios(struct uart_port
*port
, struct ktermios
*termios
,
1297 struct ktermios
*old
)
1299 struct uart_pmac_port
*uap
= to_pmz(port
);
1300 unsigned long flags
;
1302 spin_lock_irqsave(&port
->lock
, flags
);
1304 /* Disable IRQs on the port */
1305 pmz_interrupt_control(uap
, 0);
1307 /* Setup new port configuration */
1308 __pmz_set_termios(port
, termios
, old
);
1310 /* Re-enable IRQs on the port */
1311 if (ZS_IS_OPEN(uap
))
1312 pmz_interrupt_control(uap
, 1);
1314 spin_unlock_irqrestore(&port
->lock
, flags
);
1317 static const char *pmz_type(struct uart_port
*port
)
1319 struct uart_pmac_port
*uap
= to_pmz(port
);
1321 if (ZS_IS_IRDA(uap
))
1322 return "Z85c30 ESCC - Infrared port";
1323 else if (ZS_IS_INTMODEM(uap
))
1324 return "Z85c30 ESCC - Internal modem";
1325 return "Z85c30 ESCC - Serial port";
1328 /* We do not request/release mappings of the registers here, this
1329 * happens at early serial probe time.
1331 static void pmz_release_port(struct uart_port
*port
)
1335 static int pmz_request_port(struct uart_port
*port
)
1340 /* These do not need to do anything interesting either. */
1341 static void pmz_config_port(struct uart_port
*port
, int flags
)
1345 /* We do not support letting the user mess with the divisor, IRQ, etc. */
1346 static int pmz_verify_port(struct uart_port
*port
, struct serial_struct
*ser
)
1351 #ifdef CONFIG_CONSOLE_POLL
1353 static int pmz_poll_get_char(struct uart_port
*port
)
1355 struct uart_pmac_port
*uap
=
1356 container_of(port
, struct uart_pmac_port
, port
);
1360 if ((read_zsreg(uap
, R0
) & Rx_CH_AV
) != 0)
1361 return read_zsdata(uap
);
1366 return NO_POLL_CHAR
;
1369 static void pmz_poll_put_char(struct uart_port
*port
, unsigned char c
)
1371 struct uart_pmac_port
*uap
=
1372 container_of(port
, struct uart_pmac_port
, port
);
1374 /* Wait for the transmit buffer to empty. */
1375 while ((read_zsreg(uap
, R0
) & Tx_BUF_EMP
) == 0)
1377 write_zsdata(uap
, c
);
1380 #endif /* CONFIG_CONSOLE_POLL */
1382 static struct uart_ops pmz_pops
= {
1383 .tx_empty
= pmz_tx_empty
,
1384 .set_mctrl
= pmz_set_mctrl
,
1385 .get_mctrl
= pmz_get_mctrl
,
1386 .stop_tx
= pmz_stop_tx
,
1387 .start_tx
= pmz_start_tx
,
1388 .stop_rx
= pmz_stop_rx
,
1389 .enable_ms
= pmz_enable_ms
,
1390 .break_ctl
= pmz_break_ctl
,
1391 .startup
= pmz_startup
,
1392 .shutdown
= pmz_shutdown
,
1393 .set_termios
= pmz_set_termios
,
1395 .release_port
= pmz_release_port
,
1396 .request_port
= pmz_request_port
,
1397 .config_port
= pmz_config_port
,
1398 .verify_port
= pmz_verify_port
,
1399 #ifdef CONFIG_CONSOLE_POLL
1400 .poll_get_char
= pmz_poll_get_char
,
1401 .poll_put_char
= pmz_poll_put_char
,
1405 #ifdef CONFIG_PPC_PMAC
1408 * Setup one port structure after probing, HW is down at this point,
1409 * Unlike sunzilog, we don't need to pre-init the spinlock as we don't
1410 * register our console before uart_add_one_port() is called
1412 static int __init
pmz_init_port(struct uart_pmac_port
*uap
)
1414 struct device_node
*np
= uap
->node
;
1416 const struct slot_names_prop
{
1421 struct resource r_ports
, r_rxdma
, r_txdma
;
1424 * Request & map chip registers
1426 if (of_address_to_resource(np
, 0, &r_ports
))
1428 uap
->port
.mapbase
= r_ports
.start
;
1429 uap
->port
.membase
= ioremap(uap
->port
.mapbase
, 0x1000);
1431 uap
->control_reg
= uap
->port
.membase
;
1432 uap
->data_reg
= uap
->control_reg
+ 0x10;
1435 * Request & map DBDMA registers
1438 if (of_address_to_resource(np
, 1, &r_txdma
) == 0 &&
1439 of_address_to_resource(np
, 2, &r_rxdma
) == 0)
1440 uap
->flags
|= PMACZILOG_FLAG_HAS_DMA
;
1442 memset(&r_txdma
, 0, sizeof(struct resource
));
1443 memset(&r_rxdma
, 0, sizeof(struct resource
));
1445 if (ZS_HAS_DMA(uap
)) {
1446 uap
->tx_dma_regs
= ioremap(r_txdma
.start
, 0x100);
1447 if (uap
->tx_dma_regs
== NULL
) {
1448 uap
->flags
&= ~PMACZILOG_FLAG_HAS_DMA
;
1451 uap
->rx_dma_regs
= ioremap(r_rxdma
.start
, 0x100);
1452 if (uap
->rx_dma_regs
== NULL
) {
1453 iounmap(uap
->tx_dma_regs
);
1454 uap
->tx_dma_regs
= NULL
;
1455 uap
->flags
&= ~PMACZILOG_FLAG_HAS_DMA
;
1458 uap
->tx_dma_irq
= irq_of_parse_and_map(np
, 1);
1459 uap
->rx_dma_irq
= irq_of_parse_and_map(np
, 2);
1466 if (of_device_is_compatible(np
, "cobalt"))
1467 uap
->flags
|= PMACZILOG_FLAG_IS_INTMODEM
;
1468 conn
= of_get_property(np
, "AAPL,connector", &len
);
1469 if (conn
&& (strcmp(conn
, "infrared") == 0))
1470 uap
->flags
|= PMACZILOG_FLAG_IS_IRDA
;
1471 uap
->port_type
= PMAC_SCC_ASYNC
;
1472 /* 1999 Powerbook G3 has slot-names property instead */
1473 slots
= of_get_property(np
, "slot-names", &len
);
1474 if (slots
&& slots
->count
> 0) {
1475 if (strcmp(slots
->name
, "IrDA") == 0)
1476 uap
->flags
|= PMACZILOG_FLAG_IS_IRDA
;
1477 else if (strcmp(slots
->name
, "Modem") == 0)
1478 uap
->flags
|= PMACZILOG_FLAG_IS_INTMODEM
;
1480 if (ZS_IS_IRDA(uap
))
1481 uap
->port_type
= PMAC_SCC_IRDA
;
1482 if (ZS_IS_INTMODEM(uap
)) {
1483 struct device_node
* i2c_modem
=
1484 of_find_node_by_name(NULL
, "i2c-modem");
1487 of_get_property(i2c_modem
, "modem-id", NULL
);
1488 if (mid
) switch(*mid
) {
1495 uap
->port_type
= PMAC_SCC_I2S1
;
1497 printk(KERN_INFO
"pmac_zilog: i2c-modem detected, id: %d\n",
1499 of_node_put(i2c_modem
);
1501 printk(KERN_INFO
"pmac_zilog: serial modem detected\n");
1506 * Init remaining bits of "port" structure
1508 uap
->port
.iotype
= UPIO_MEM
;
1509 uap
->port
.irq
= irq_of_parse_and_map(np
, 0);
1510 uap
->port
.uartclk
= ZS_CLOCK
;
1511 uap
->port
.fifosize
= 1;
1512 uap
->port
.ops
= &pmz_pops
;
1513 uap
->port
.type
= PORT_PMAC_ZILOG
;
1514 uap
->port
.flags
= 0;
1517 * Fixup for the port on Gatwick for which the device-tree has
1518 * missing interrupts. Normally, the macio_dev would contain
1519 * fixed up interrupt info, but we use the device-tree directly
1520 * here due to early probing so we need the fixup too.
1522 if (uap
->port
.irq
== 0 &&
1523 np
->parent
&& np
->parent
->parent
&&
1524 of_device_is_compatible(np
->parent
->parent
, "gatwick")) {
1525 /* IRQs on gatwick are offset by 64 */
1526 uap
->port
.irq
= irq_create_mapping(NULL
, 64 + 15);
1527 uap
->tx_dma_irq
= irq_create_mapping(NULL
, 64 + 4);
1528 uap
->rx_dma_irq
= irq_create_mapping(NULL
, 64 + 5);
1531 /* Setup some valid baud rate information in the register
1532 * shadows so we don't write crap there before baud rate is
1533 * first initialized.
1535 pmz_convert_to_zs(uap
, CS8
, 0, 9600);
1541 * Get rid of a port on module removal
1543 static void pmz_dispose_port(struct uart_pmac_port
*uap
)
1545 struct device_node
*np
;
1548 iounmap(uap
->rx_dma_regs
);
1549 iounmap(uap
->tx_dma_regs
);
1550 iounmap(uap
->control_reg
);
1553 memset(uap
, 0, sizeof(struct uart_pmac_port
));
1557 * Called upon match with an escc node in the device-tree.
1559 static int pmz_attach(struct macio_dev
*mdev
, const struct of_device_id
*match
)
1561 struct uart_pmac_port
*uap
;
1564 /* Iterate the pmz_ports array to find a matching entry
1566 for (i
= 0; i
< MAX_ZS_PORTS
; i
++)
1567 if (pmz_ports
[i
].node
== mdev
->ofdev
.dev
.of_node
)
1569 if (i
>= MAX_ZS_PORTS
)
1573 uap
= &pmz_ports
[i
];
1575 uap
->port
.dev
= &mdev
->ofdev
.dev
;
1576 dev_set_drvdata(&mdev
->ofdev
.dev
, uap
);
1578 /* We still activate the port even when failing to request resources
1579 * to work around bugs in ancient Apple device-trees
1581 if (macio_request_resources(uap
->dev
, "pmac_zilog"))
1582 printk(KERN_WARNING
"%s: Failed to request resource"
1583 ", port still active\n",
1586 uap
->flags
|= PMACZILOG_FLAG_RSRC_REQUESTED
;
1588 return uart_add_one_port(&pmz_uart_reg
, &uap
->port
);
1592 * That one should not be called, macio isn't really a hotswap device,
1593 * we don't expect one of those serial ports to go away...
1595 static int pmz_detach(struct macio_dev
*mdev
)
1597 struct uart_pmac_port
*uap
= dev_get_drvdata(&mdev
->ofdev
.dev
);
1602 uart_remove_one_port(&pmz_uart_reg
, &uap
->port
);
1604 if (uap
->flags
& PMACZILOG_FLAG_RSRC_REQUESTED
) {
1605 macio_release_resources(uap
->dev
);
1606 uap
->flags
&= ~PMACZILOG_FLAG_RSRC_REQUESTED
;
1608 dev_set_drvdata(&mdev
->ofdev
.dev
, NULL
);
1610 uap
->port
.dev
= NULL
;
1616 static int pmz_suspend(struct macio_dev
*mdev
, pm_message_t pm_state
)
1618 struct uart_pmac_port
*uap
= dev_get_drvdata(&mdev
->ofdev
.dev
);
1621 printk("HRM... pmz_suspend with NULL uap\n");
1625 uart_suspend_port(&pmz_uart_reg
, &uap
->port
);
1631 static int pmz_resume(struct macio_dev
*mdev
)
1633 struct uart_pmac_port
*uap
= dev_get_drvdata(&mdev
->ofdev
.dev
);
1638 uart_resume_port(&pmz_uart_reg
, &uap
->port
);
1644 * Probe all ports in the system and build the ports array, we register
1645 * with the serial layer later, so we get a proper struct device which
1646 * allows the tty to attach properly. This is later than it used to be
1647 * but the tty layer really wants it that way.
1649 static int __init
pmz_probe(void)
1651 struct device_node
*node_p
, *node_a
, *node_b
, *np
;
1656 * Find all escc chips in the system
1658 for_each_node_by_name(node_p
, "escc") {
1660 * First get channel A/B node pointers
1662 * TODO: Add routines with proper locking to do that...
1664 node_a
= node_b
= NULL
;
1665 for (np
= NULL
; (np
= of_get_next_child(node_p
, np
)) != NULL
;) {
1666 if (strncmp(np
->name
, "ch-a", 4) == 0)
1667 node_a
= of_node_get(np
);
1668 else if (strncmp(np
->name
, "ch-b", 4) == 0)
1669 node_b
= of_node_get(np
);
1671 if (!node_a
&& !node_b
) {
1672 of_node_put(node_a
);
1673 of_node_put(node_b
);
1674 printk(KERN_ERR
"pmac_zilog: missing node %c for escc %s\n",
1675 (!node_a
) ? 'a' : 'b', node_p
->full_name
);
1680 * Fill basic fields in the port structures
1682 if (node_b
!= NULL
) {
1683 pmz_ports
[count
].mate
= &pmz_ports
[count
+1];
1684 pmz_ports
[count
+1].mate
= &pmz_ports
[count
];
1686 pmz_ports
[count
].flags
= PMACZILOG_FLAG_IS_CHANNEL_A
;
1687 pmz_ports
[count
].node
= node_a
;
1688 pmz_ports
[count
+1].node
= node_b
;
1689 pmz_ports
[count
].port
.line
= count
;
1690 pmz_ports
[count
+1].port
.line
= count
+1;
1693 * Setup the ports for real
1695 rc
= pmz_init_port(&pmz_ports
[count
]);
1696 if (rc
== 0 && node_b
!= NULL
)
1697 rc
= pmz_init_port(&pmz_ports
[count
+1]);
1699 of_node_put(node_a
);
1700 of_node_put(node_b
);
1701 memset(&pmz_ports
[count
], 0, sizeof(struct uart_pmac_port
));
1702 memset(&pmz_ports
[count
+1], 0, sizeof(struct uart_pmac_port
));
1707 pmz_ports_count
= count
;
1714 extern struct platform_device scc_a_pdev
, scc_b_pdev
;
1716 static int __init
pmz_init_port(struct uart_pmac_port
*uap
)
1718 struct resource
*r_ports
;
1721 r_ports
= platform_get_resource(uap
->pdev
, IORESOURCE_MEM
, 0);
1722 irq
= platform_get_irq(uap
->pdev
, 0);
1723 if (!r_ports
|| irq
<= 0)
1726 uap
->port
.mapbase
= r_ports
->start
;
1727 uap
->port
.membase
= (unsigned char __iomem
*) r_ports
->start
;
1728 uap
->port
.iotype
= UPIO_MEM
;
1729 uap
->port
.irq
= irq
;
1730 uap
->port
.uartclk
= ZS_CLOCK
;
1731 uap
->port
.fifosize
= 1;
1732 uap
->port
.ops
= &pmz_pops
;
1733 uap
->port
.type
= PORT_PMAC_ZILOG
;
1734 uap
->port
.flags
= 0;
1736 uap
->control_reg
= uap
->port
.membase
;
1737 uap
->data_reg
= uap
->control_reg
+ 4;
1740 pmz_convert_to_zs(uap
, CS8
, 0, 9600);
1745 static int __init
pmz_probe(void)
1749 pmz_ports_count
= 0;
1751 pmz_ports
[0].port
.line
= 0;
1752 pmz_ports
[0].flags
= PMACZILOG_FLAG_IS_CHANNEL_A
;
1753 pmz_ports
[0].pdev
= &scc_a_pdev
;
1754 err
= pmz_init_port(&pmz_ports
[0]);
1759 pmz_ports
[0].mate
= &pmz_ports
[1];
1760 pmz_ports
[1].mate
= &pmz_ports
[0];
1761 pmz_ports
[1].port
.line
= 1;
1762 pmz_ports
[1].flags
= 0;
1763 pmz_ports
[1].pdev
= &scc_b_pdev
;
1764 err
= pmz_init_port(&pmz_ports
[1]);
1772 static void pmz_dispose_port(struct uart_pmac_port
*uap
)
1774 memset(uap
, 0, sizeof(struct uart_pmac_port
));
1777 static int __init
pmz_attach(struct platform_device
*pdev
)
1779 struct uart_pmac_port
*uap
;
1782 /* Iterate the pmz_ports array to find a matching entry */
1783 for (i
= 0; i
< pmz_ports_count
; i
++)
1784 if (pmz_ports
[i
].pdev
== pdev
)
1786 if (i
>= pmz_ports_count
)
1789 uap
= &pmz_ports
[i
];
1790 uap
->port
.dev
= &pdev
->dev
;
1791 platform_set_drvdata(pdev
, uap
);
1793 return uart_add_one_port(&pmz_uart_reg
, &uap
->port
);
1796 static int __exit
pmz_detach(struct platform_device
*pdev
)
1798 struct uart_pmac_port
*uap
= platform_get_drvdata(pdev
);
1803 uart_remove_one_port(&pmz_uart_reg
, &uap
->port
);
1805 uap
->port
.dev
= NULL
;
1810 #endif /* !CONFIG_PPC_PMAC */
1812 #ifdef CONFIG_SERIAL_PMACZILOG_CONSOLE
1814 static void pmz_console_write(struct console
*con
, const char *s
, unsigned int count
);
1815 static int __init
pmz_console_setup(struct console
*co
, char *options
);
1817 static struct console pmz_console
= {
1818 .name
= PMACZILOG_NAME
,
1819 .write
= pmz_console_write
,
1820 .device
= uart_console_device
,
1821 .setup
= pmz_console_setup
,
1822 .flags
= CON_PRINTBUFFER
,
1824 .data
= &pmz_uart_reg
,
1827 #define PMACZILOG_CONSOLE &pmz_console
1828 #else /* CONFIG_SERIAL_PMACZILOG_CONSOLE */
1829 #define PMACZILOG_CONSOLE (NULL)
1830 #endif /* CONFIG_SERIAL_PMACZILOG_CONSOLE */
1833 * Register the driver, console driver and ports with the serial
1836 static int __init
pmz_register(void)
1838 pmz_uart_reg
.nr
= pmz_ports_count
;
1839 pmz_uart_reg
.cons
= PMACZILOG_CONSOLE
;
1842 * Register this driver with the serial core
1844 return uart_register_driver(&pmz_uart_reg
);
1847 #ifdef CONFIG_PPC_PMAC
1849 static const struct of_device_id pmz_match
[] =
1859 MODULE_DEVICE_TABLE (of
, pmz_match
);
1861 static struct macio_driver pmz_driver
= {
1863 .name
= "pmac_zilog",
1864 .owner
= THIS_MODULE
,
1865 .of_match_table
= pmz_match
,
1867 .probe
= pmz_attach
,
1868 .remove
= pmz_detach
,
1869 .suspend
= pmz_suspend
,
1870 .resume
= pmz_resume
,
1875 static struct platform_driver pmz_driver
= {
1876 .remove
= __exit_p(pmz_detach
),
1882 #endif /* !CONFIG_PPC_PMAC */
1884 static int __init
init_pmz(void)
1887 printk(KERN_INFO
"%s\n", version
);
1890 * First, we need to do a direct OF-based probe pass. We
1891 * do that because we want serial console up before the
1892 * macio stuffs calls us back, and since that makes it
1893 * easier to pass the proper number of channels to
1894 * uart_register_driver()
1896 if (pmz_ports_count
== 0)
1900 * Bail early if no port found
1902 if (pmz_ports_count
== 0)
1906 * Now we register with the serial layer
1908 rc
= pmz_register();
1911 "pmac_zilog: Error registering serial device, disabling pmac_zilog.\n"
1912 "pmac_zilog: Did another serial driver already claim the minors?\n");
1913 /* effectively "pmz_unprobe()" */
1914 for (i
=0; i
< pmz_ports_count
; i
++)
1915 pmz_dispose_port(&pmz_ports
[i
]);
1920 * Then we register the macio driver itself
1922 #ifdef CONFIG_PPC_PMAC
1923 return macio_register_driver(&pmz_driver
);
1925 return platform_driver_probe(&pmz_driver
, pmz_attach
);
1929 static void __exit
exit_pmz(void)
1933 #ifdef CONFIG_PPC_PMAC
1934 /* Get rid of macio-driver (detach from macio) */
1935 macio_unregister_driver(&pmz_driver
);
1937 platform_driver_unregister(&pmz_driver
);
1940 for (i
= 0; i
< pmz_ports_count
; i
++) {
1941 struct uart_pmac_port
*uport
= &pmz_ports
[i
];
1942 #ifdef CONFIG_PPC_PMAC
1943 if (uport
->node
!= NULL
)
1944 pmz_dispose_port(uport
);
1946 if (uport
->pdev
!= NULL
)
1947 pmz_dispose_port(uport
);
1950 /* Unregister UART driver */
1951 uart_unregister_driver(&pmz_uart_reg
);
1954 #ifdef CONFIG_SERIAL_PMACZILOG_CONSOLE
1956 static void pmz_console_putchar(struct uart_port
*port
, int ch
)
1958 struct uart_pmac_port
*uap
=
1959 container_of(port
, struct uart_pmac_port
, port
);
1961 /* Wait for the transmit buffer to empty. */
1962 while ((read_zsreg(uap
, R0
) & Tx_BUF_EMP
) == 0)
1964 write_zsdata(uap
, ch
);
1968 * Print a string to the serial port trying not to disturb
1969 * any possible real use of the port...
1971 static void pmz_console_write(struct console
*con
, const char *s
, unsigned int count
)
1973 struct uart_pmac_port
*uap
= &pmz_ports
[con
->index
];
1974 unsigned long flags
;
1976 spin_lock_irqsave(&uap
->port
.lock
, flags
);
1978 /* Turn of interrupts and enable the transmitter. */
1979 write_zsreg(uap
, R1
, uap
->curregs
[1] & ~TxINT_ENAB
);
1980 write_zsreg(uap
, R5
, uap
->curregs
[5] | TxENABLE
| RTS
| DTR
);
1982 uart_console_write(&uap
->port
, s
, count
, pmz_console_putchar
);
1984 /* Restore the values in the registers. */
1985 write_zsreg(uap
, R1
, uap
->curregs
[1]);
1986 /* Don't disable the transmitter. */
1988 spin_unlock_irqrestore(&uap
->port
.lock
, flags
);
1992 * Setup the serial console
1994 static int __init
pmz_console_setup(struct console
*co
, char *options
)
1996 struct uart_pmac_port
*uap
;
1997 struct uart_port
*port
;
2002 unsigned long pwr_delay
;
2005 * XServe's default to 57600 bps
2007 if (of_machine_is_compatible("RackMac1,1")
2008 || of_machine_is_compatible("RackMac1,2")
2009 || of_machine_is_compatible("MacRISC4"))
2013 * Check whether an invalid uart number has been specified, and
2014 * if so, search for the first available port that does have
2017 if (co
->index
>= pmz_ports_count
)
2019 uap
= &pmz_ports
[co
->index
];
2020 #ifdef CONFIG_PPC_PMAC
2021 if (uap
->node
== NULL
)
2024 if (uap
->pdev
== NULL
)
2030 * Mark port as beeing a console
2032 uap
->flags
|= PMACZILOG_FLAG_IS_CONS
;
2035 * Temporary fix for uart layer who didn't setup the spinlock yet
2037 spin_lock_init(&port
->lock
);
2040 * Enable the hardware
2042 pwr_delay
= __pmz_startup(uap
);
2047 uart_parse_options(options
, &baud
, &parity
, &bits
, &flow
);
2049 return uart_set_options(port
, co
, baud
, parity
, bits
, flow
);
2052 static int __init
pmz_console_init(void)
2057 if (pmz_ports_count
== 0)
2060 /* TODO: Autoprobe console based on OF */
2061 /* pmz_console.index = i; */
2062 register_console(&pmz_console
);
2067 console_initcall(pmz_console_init
);
2068 #endif /* CONFIG_SERIAL_PMACZILOG_CONSOLE */
2070 module_init(init_pmz
);
2071 module_exit(exit_pmz
);