2 * Device driver for Microgate SyncLink GT serial adapters.
4 * written by Paul Fulghum for Microgate Corporation
7 * Microgate and SyncLink are trademarks of Microgate Corporation
9 * This code is released under the GNU General Public License (GPL)
11 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
12 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
13 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
14 * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
15 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
16 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
17 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
18 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
19 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
20 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
21 * OF THE POSSIBILITY OF SUCH DAMAGE.
25 * DEBUG OUTPUT DEFINITIONS
27 * uncomment lines below to enable specific types of debug output
29 * DBGINFO information - most verbose output
30 * DBGERR serious errors
31 * DBGBH bottom half service routine debugging
32 * DBGISR interrupt service routine debugging
33 * DBGDATA output receive and transmit data
34 * DBGTBUF output transmit DMA buffers and registers
35 * DBGRBUF output receive DMA buffers and registers
38 #define DBGINFO(fmt) if (debug_level >= DEBUG_LEVEL_INFO) printk fmt
39 #define DBGERR(fmt) if (debug_level >= DEBUG_LEVEL_ERROR) printk fmt
40 #define DBGBH(fmt) if (debug_level >= DEBUG_LEVEL_BH) printk fmt
41 #define DBGISR(fmt) if (debug_level >= DEBUG_LEVEL_ISR) printk fmt
42 #define DBGDATA(info, buf, size, label) if (debug_level >= DEBUG_LEVEL_DATA) trace_block((info), (buf), (size), (label))
43 /*#define DBGTBUF(info) dump_tbufs(info)*/
44 /*#define DBGRBUF(info) dump_rbufs(info)*/
47 #include <linux/module.h>
48 #include <linux/errno.h>
49 #include <linux/signal.h>
50 #include <linux/sched.h>
51 #include <linux/timer.h>
52 #include <linux/interrupt.h>
53 #include <linux/pci.h>
54 #include <linux/tty.h>
55 #include <linux/tty_flip.h>
56 #include <linux/serial.h>
57 #include <linux/major.h>
58 #include <linux/string.h>
59 #include <linux/fcntl.h>
60 #include <linux/ptrace.h>
61 #include <linux/ioport.h>
63 #include <linux/seq_file.h>
64 #include <linux/slab.h>
65 #include <linux/netdevice.h>
66 #include <linux/vmalloc.h>
67 #include <linux/init.h>
68 #include <linux/delay.h>
69 #include <linux/ioctl.h>
70 #include <linux/termios.h>
71 #include <linux/bitops.h>
72 #include <linux/workqueue.h>
73 #include <linux/hdlc.h>
74 #include <linux/synclink.h>
79 #include <asm/types.h>
80 #include <linux/uaccess.h>
82 #if defined(CONFIG_HDLC) || (defined(CONFIG_HDLC_MODULE) && defined(CONFIG_SYNCLINK_GT_MODULE))
83 #define SYNCLINK_GENERIC_HDLC 1
85 #define SYNCLINK_GENERIC_HDLC 0
89 * module identification
91 static char *driver_name
= "SyncLink GT";
92 static char *slgt_driver_name
= "synclink_gt";
93 static char *tty_dev_prefix
= "ttySLG";
94 MODULE_LICENSE("GPL");
95 #define MGSL_MAGIC 0x5401
96 #define MAX_DEVICES 32
98 static struct pci_device_id pci_table
[] = {
99 {PCI_VENDOR_ID_MICROGATE
, SYNCLINK_GT_DEVICE_ID
, PCI_ANY_ID
, PCI_ANY_ID
,},
100 {PCI_VENDOR_ID_MICROGATE
, SYNCLINK_GT2_DEVICE_ID
, PCI_ANY_ID
, PCI_ANY_ID
,},
101 {PCI_VENDOR_ID_MICROGATE
, SYNCLINK_GT4_DEVICE_ID
, PCI_ANY_ID
, PCI_ANY_ID
,},
102 {PCI_VENDOR_ID_MICROGATE
, SYNCLINK_AC_DEVICE_ID
, PCI_ANY_ID
, PCI_ANY_ID
,},
103 {0,}, /* terminate list */
105 MODULE_DEVICE_TABLE(pci
, pci_table
);
107 static int init_one(struct pci_dev
*dev
,const struct pci_device_id
*ent
);
108 static void remove_one(struct pci_dev
*dev
);
109 static struct pci_driver pci_driver
= {
110 .name
= "synclink_gt",
111 .id_table
= pci_table
,
113 .remove
= remove_one
,
116 static bool pci_registered
;
119 * module configuration and status
121 static struct slgt_info
*slgt_device_list
;
122 static int slgt_device_count
;
125 static int debug_level
;
126 static int maxframe
[MAX_DEVICES
];
128 module_param(ttymajor
, int, 0);
129 module_param(debug_level
, int, 0);
130 module_param_array(maxframe
, int, NULL
, 0);
132 MODULE_PARM_DESC(ttymajor
, "TTY major device number override: 0=auto assigned");
133 MODULE_PARM_DESC(debug_level
, "Debug syslog output: 0=disabled, 1 to 5=increasing detail");
134 MODULE_PARM_DESC(maxframe
, "Maximum frame size used by device (4096 to 65535)");
137 * tty support and callbacks
139 static struct tty_driver
*serial_driver
;
141 static int open(struct tty_struct
*tty
, struct file
* filp
);
142 static void close(struct tty_struct
*tty
, struct file
* filp
);
143 static void hangup(struct tty_struct
*tty
);
144 static void set_termios(struct tty_struct
*tty
, struct ktermios
*old_termios
);
146 static int write(struct tty_struct
*tty
, const unsigned char *buf
, int count
);
147 static int put_char(struct tty_struct
*tty
, unsigned char ch
);
148 static void send_xchar(struct tty_struct
*tty
, char ch
);
149 static void wait_until_sent(struct tty_struct
*tty
, int timeout
);
150 static int write_room(struct tty_struct
*tty
);
151 static void flush_chars(struct tty_struct
*tty
);
152 static void flush_buffer(struct tty_struct
*tty
);
153 static void tx_hold(struct tty_struct
*tty
);
154 static void tx_release(struct tty_struct
*tty
);
156 static int ioctl(struct tty_struct
*tty
, unsigned int cmd
, unsigned long arg
);
157 static int chars_in_buffer(struct tty_struct
*tty
);
158 static void throttle(struct tty_struct
* tty
);
159 static void unthrottle(struct tty_struct
* tty
);
160 static int set_break(struct tty_struct
*tty
, int break_state
);
163 * generic HDLC support and callbacks
165 #if SYNCLINK_GENERIC_HDLC
166 #define dev_to_port(D) (dev_to_hdlc(D)->priv)
167 static void hdlcdev_tx_done(struct slgt_info
*info
);
168 static void hdlcdev_rx(struct slgt_info
*info
, char *buf
, int size
);
169 static int hdlcdev_init(struct slgt_info
*info
);
170 static void hdlcdev_exit(struct slgt_info
*info
);
175 * device specific structures, macros and functions
178 #define SLGT_MAX_PORTS 4
179 #define SLGT_REG_SIZE 256
182 * conditional wait facility
185 struct cond_wait
*next
;
190 static void init_cond_wait(struct cond_wait
*w
, unsigned int data
);
191 static void add_cond_wait(struct cond_wait
**head
, struct cond_wait
*w
);
192 static void remove_cond_wait(struct cond_wait
**head
, struct cond_wait
*w
);
193 static void flush_cond_wait(struct cond_wait
**head
);
196 * DMA buffer descriptor and access macros
202 __le32 pbuf
; /* physical address of data buffer */
203 __le32 next
; /* physical address of next descriptor */
205 /* driver book keeping */
206 char *buf
; /* virtual address of data buffer */
207 unsigned int pdesc
; /* physical address of this descriptor */
208 dma_addr_t buf_dma_addr
;
209 unsigned short buf_count
;
212 #define set_desc_buffer(a,b) (a).pbuf = cpu_to_le32((unsigned int)(b))
213 #define set_desc_next(a,b) (a).next = cpu_to_le32((unsigned int)(b))
214 #define set_desc_count(a,b)(a).count = cpu_to_le16((unsigned short)(b))
215 #define set_desc_eof(a,b) (a).status = cpu_to_le16((b) ? (le16_to_cpu((a).status) | BIT0) : (le16_to_cpu((a).status) & ~BIT0))
216 #define set_desc_status(a, b) (a).status = cpu_to_le16((unsigned short)(b))
217 #define desc_count(a) (le16_to_cpu((a).count))
218 #define desc_status(a) (le16_to_cpu((a).status))
219 #define desc_complete(a) (le16_to_cpu((a).status) & BIT15)
220 #define desc_eof(a) (le16_to_cpu((a).status) & BIT2)
221 #define desc_crc_error(a) (le16_to_cpu((a).status) & BIT1)
222 #define desc_abort(a) (le16_to_cpu((a).status) & BIT0)
223 #define desc_residue(a) ((le16_to_cpu((a).status) & 0x38) >> 3)
225 struct _input_signal_events
{
237 * device instance data structure
240 void *if_ptr
; /* General purpose pointer (used by SPPP) */
241 struct tty_port port
;
243 struct slgt_info
*next_device
; /* device list link */
247 char device_name
[25];
248 struct pci_dev
*pdev
;
250 int port_count
; /* count of ports on adapter */
251 int adapter_num
; /* adapter instance number */
252 int port_num
; /* port instance number */
254 /* array of pointers to port contexts on this adapter */
255 struct slgt_info
*port_array
[SLGT_MAX_PORTS
];
257 int line
; /* tty line instance number */
259 struct mgsl_icount icount
;
262 int x_char
; /* xon/xoff character */
263 unsigned int read_status_mask
;
264 unsigned int ignore_status_mask
;
266 wait_queue_head_t status_event_wait_q
;
267 wait_queue_head_t event_wait_q
;
268 struct timer_list tx_timer
;
269 struct timer_list rx_timer
;
271 unsigned int gpio_present
;
272 struct cond_wait
*gpio_wait_q
;
274 spinlock_t lock
; /* spinlock for synchronizing with ISR */
276 struct work_struct task
;
282 bool irq_requested
; /* true if IRQ requested */
283 bool irq_occurred
; /* for diagnostics use */
285 /* device configuration */
287 unsigned int bus_type
;
288 unsigned int irq_level
;
289 unsigned long irq_flags
;
291 unsigned char __iomem
* reg_addr
; /* memory mapped registers address */
293 bool reg_addr_requested
;
295 MGSL_PARAMS params
; /* communications parameters */
297 u32 max_frame_size
; /* as set by device config */
299 unsigned int rbuf_fill_level
;
301 unsigned int if_mode
;
302 unsigned int base_clock
;
314 unsigned char signals
; /* serial signal states */
315 int init_error
; /* initialization error */
317 unsigned char *tx_buf
;
321 bool drop_rts_on_tx_done
;
322 struct _input_signal_events input_signal_events
;
324 int dcd_chkcount
; /* check counts to prevent */
325 int cts_chkcount
; /* too many IRQs if a signal */
326 int dsr_chkcount
; /* is floating */
329 char *bufs
; /* virtual address of DMA buffer lists */
330 dma_addr_t bufs_dma_addr
; /* physical address of buffer descriptors */
332 unsigned int rbuf_count
;
333 struct slgt_desc
*rbufs
;
334 unsigned int rbuf_current
;
335 unsigned int rbuf_index
;
336 unsigned int rbuf_fill_index
;
337 unsigned short rbuf_fill_count
;
339 unsigned int tbuf_count
;
340 struct slgt_desc
*tbufs
;
341 unsigned int tbuf_current
;
342 unsigned int tbuf_start
;
344 unsigned char *tmp_rbuf
;
345 unsigned int tmp_rbuf_count
;
347 /* SPPP/Cisco HDLC device parts */
351 #if SYNCLINK_GENERIC_HDLC
352 struct net_device
*netdev
;
357 static MGSL_PARAMS default_params
= {
358 .mode
= MGSL_MODE_HDLC
,
360 .flags
= HDLC_FLAG_UNDERRUN_ABORT15
,
361 .encoding
= HDLC_ENCODING_NRZI_SPACE
,
364 .crc_type
= HDLC_CRC_16_CCITT
,
365 .preamble_length
= HDLC_PREAMBLE_LENGTH_8BITS
,
366 .preamble
= HDLC_PREAMBLE_PATTERN_NONE
,
370 .parity
= ASYNC_PARITY_NONE
375 #define BH_TRANSMIT 2
377 #define IO_PIN_SHUTDOWN_LIMIT 100
379 #define DMABUFSIZE 256
380 #define DESC_LIST_SIZE 4096
382 #define MASK_PARITY BIT1
383 #define MASK_FRAMING BIT0
384 #define MASK_BREAK BIT14
385 #define MASK_OVERRUN BIT4
387 #define GSR 0x00 /* global status */
388 #define JCR 0x04 /* JTAG control */
389 #define IODR 0x08 /* GPIO direction */
390 #define IOER 0x0c /* GPIO interrupt enable */
391 #define IOVR 0x10 /* GPIO value */
392 #define IOSR 0x14 /* GPIO interrupt status */
393 #define TDR 0x80 /* tx data */
394 #define RDR 0x80 /* rx data */
395 #define TCR 0x82 /* tx control */
396 #define TIR 0x84 /* tx idle */
397 #define TPR 0x85 /* tx preamble */
398 #define RCR 0x86 /* rx control */
399 #define VCR 0x88 /* V.24 control */
400 #define CCR 0x89 /* clock control */
401 #define BDR 0x8a /* baud divisor */
402 #define SCR 0x8c /* serial control */
403 #define SSR 0x8e /* serial status */
404 #define RDCSR 0x90 /* rx DMA control/status */
405 #define TDCSR 0x94 /* tx DMA control/status */
406 #define RDDAR 0x98 /* rx DMA descriptor address */
407 #define TDDAR 0x9c /* tx DMA descriptor address */
408 #define XSR 0x40 /* extended sync pattern */
409 #define XCR 0x44 /* extended control */
412 #define RXBREAK BIT14
413 #define IRQ_TXDATA BIT13
414 #define IRQ_TXIDLE BIT12
415 #define IRQ_TXUNDER BIT11 /* HDLC */
416 #define IRQ_RXDATA BIT10
417 #define IRQ_RXIDLE BIT9 /* HDLC */
418 #define IRQ_RXBREAK BIT9 /* async */
419 #define IRQ_RXOVER BIT8
424 #define IRQ_ALL 0x3ff0
425 #define IRQ_MASTER BIT0
427 #define slgt_irq_on(info, mask) \
428 wr_reg16((info), SCR, (unsigned short)(rd_reg16((info), SCR) | (mask)))
429 #define slgt_irq_off(info, mask) \
430 wr_reg16((info), SCR, (unsigned short)(rd_reg16((info), SCR) & ~(mask)))
432 static __u8
rd_reg8(struct slgt_info
*info
, unsigned int addr
);
433 static void wr_reg8(struct slgt_info
*info
, unsigned int addr
, __u8 value
);
434 static __u16
rd_reg16(struct slgt_info
*info
, unsigned int addr
);
435 static void wr_reg16(struct slgt_info
*info
, unsigned int addr
, __u16 value
);
436 static __u32
rd_reg32(struct slgt_info
*info
, unsigned int addr
);
437 static void wr_reg32(struct slgt_info
*info
, unsigned int addr
, __u32 value
);
439 static void msc_set_vcr(struct slgt_info
*info
);
441 static int startup(struct slgt_info
*info
);
442 static int block_til_ready(struct tty_struct
*tty
, struct file
* filp
,struct slgt_info
*info
);
443 static void shutdown(struct slgt_info
*info
);
444 static void program_hw(struct slgt_info
*info
);
445 static void change_params(struct slgt_info
*info
);
447 static int register_test(struct slgt_info
*info
);
448 static int irq_test(struct slgt_info
*info
);
449 static int loopback_test(struct slgt_info
*info
);
450 static int adapter_test(struct slgt_info
*info
);
452 static void reset_adapter(struct slgt_info
*info
);
453 static void reset_port(struct slgt_info
*info
);
454 static void async_mode(struct slgt_info
*info
);
455 static void sync_mode(struct slgt_info
*info
);
457 static void rx_stop(struct slgt_info
*info
);
458 static void rx_start(struct slgt_info
*info
);
459 static void reset_rbufs(struct slgt_info
*info
);
460 static void free_rbufs(struct slgt_info
*info
, unsigned int first
, unsigned int last
);
461 static void rdma_reset(struct slgt_info
*info
);
462 static bool rx_get_frame(struct slgt_info
*info
);
463 static bool rx_get_buf(struct slgt_info
*info
);
465 static void tx_start(struct slgt_info
*info
);
466 static void tx_stop(struct slgt_info
*info
);
467 static void tx_set_idle(struct slgt_info
*info
);
468 static unsigned int free_tbuf_count(struct slgt_info
*info
);
469 static unsigned int tbuf_bytes(struct slgt_info
*info
);
470 static void reset_tbufs(struct slgt_info
*info
);
471 static void tdma_reset(struct slgt_info
*info
);
472 static bool tx_load(struct slgt_info
*info
, const char *buf
, unsigned int count
);
474 static void get_signals(struct slgt_info
*info
);
475 static void set_signals(struct slgt_info
*info
);
476 static void enable_loopback(struct slgt_info
*info
);
477 static void set_rate(struct slgt_info
*info
, u32 data_rate
);
479 static int bh_action(struct slgt_info
*info
);
480 static void bh_handler(struct work_struct
*work
);
481 static void bh_transmit(struct slgt_info
*info
);
482 static void isr_serial(struct slgt_info
*info
);
483 static void isr_rdma(struct slgt_info
*info
);
484 static void isr_txeom(struct slgt_info
*info
, unsigned short status
);
485 static void isr_tdma(struct slgt_info
*info
);
487 static int alloc_dma_bufs(struct slgt_info
*info
);
488 static void free_dma_bufs(struct slgt_info
*info
);
489 static int alloc_desc(struct slgt_info
*info
);
490 static void free_desc(struct slgt_info
*info
);
491 static int alloc_bufs(struct slgt_info
*info
, struct slgt_desc
*bufs
, int count
);
492 static void free_bufs(struct slgt_info
*info
, struct slgt_desc
*bufs
, int count
);
494 static int alloc_tmp_rbuf(struct slgt_info
*info
);
495 static void free_tmp_rbuf(struct slgt_info
*info
);
497 static void tx_timeout(unsigned long context
);
498 static void rx_timeout(unsigned long context
);
503 static int get_stats(struct slgt_info
*info
, struct mgsl_icount __user
*user_icount
);
504 static int get_params(struct slgt_info
*info
, MGSL_PARAMS __user
*params
);
505 static int set_params(struct slgt_info
*info
, MGSL_PARAMS __user
*params
);
506 static int get_txidle(struct slgt_info
*info
, int __user
*idle_mode
);
507 static int set_txidle(struct slgt_info
*info
, int idle_mode
);
508 static int tx_enable(struct slgt_info
*info
, int enable
);
509 static int tx_abort(struct slgt_info
*info
);
510 static int rx_enable(struct slgt_info
*info
, int enable
);
511 static int modem_input_wait(struct slgt_info
*info
,int arg
);
512 static int wait_mgsl_event(struct slgt_info
*info
, int __user
*mask_ptr
);
513 static int tiocmget(struct tty_struct
*tty
);
514 static int tiocmset(struct tty_struct
*tty
,
515 unsigned int set
, unsigned int clear
);
516 static int set_break(struct tty_struct
*tty
, int break_state
);
517 static int get_interface(struct slgt_info
*info
, int __user
*if_mode
);
518 static int set_interface(struct slgt_info
*info
, int if_mode
);
519 static int set_gpio(struct slgt_info
*info
, struct gpio_desc __user
*gpio
);
520 static int get_gpio(struct slgt_info
*info
, struct gpio_desc __user
*gpio
);
521 static int wait_gpio(struct slgt_info
*info
, struct gpio_desc __user
*gpio
);
522 static int get_xsync(struct slgt_info
*info
, int __user
*if_mode
);
523 static int set_xsync(struct slgt_info
*info
, int if_mode
);
524 static int get_xctrl(struct slgt_info
*info
, int __user
*if_mode
);
525 static int set_xctrl(struct slgt_info
*info
, int if_mode
);
530 static void add_device(struct slgt_info
*info
);
531 static void device_init(int adapter_num
, struct pci_dev
*pdev
);
532 static int claim_resources(struct slgt_info
*info
);
533 static void release_resources(struct slgt_info
*info
);
552 static void trace_block(struct slgt_info
*info
, const char *data
, int count
, const char *label
)
556 printk("%s %s data:\n",info
->device_name
, label
);
558 linecount
= (count
> 16) ? 16 : count
;
559 for(i
=0; i
< linecount
; i
++)
560 printk("%02X ",(unsigned char)data
[i
]);
563 for(i
=0;i
<linecount
;i
++) {
564 if (data
[i
]>=040 && data
[i
]<=0176)
565 printk("%c",data
[i
]);
575 #define DBGDATA(info, buf, size, label)
579 static void dump_tbufs(struct slgt_info
*info
)
582 printk("tbuf_current=%d\n", info
->tbuf_current
);
583 for (i
=0 ; i
< info
->tbuf_count
; i
++) {
584 printk("%d: count=%04X status=%04X\n",
585 i
, le16_to_cpu(info
->tbufs
[i
].count
), le16_to_cpu(info
->tbufs
[i
].status
));
589 #define DBGTBUF(info)
593 static void dump_rbufs(struct slgt_info
*info
)
596 printk("rbuf_current=%d\n", info
->rbuf_current
);
597 for (i
=0 ; i
< info
->rbuf_count
; i
++) {
598 printk("%d: count=%04X status=%04X\n",
599 i
, le16_to_cpu(info
->rbufs
[i
].count
), le16_to_cpu(info
->rbufs
[i
].status
));
603 #define DBGRBUF(info)
606 static inline int sanity_check(struct slgt_info
*info
, char *devname
, const char *name
)
610 printk("null struct slgt_info for (%s) in %s\n", devname
, name
);
613 if (info
->magic
!= MGSL_MAGIC
) {
614 printk("bad magic number struct slgt_info (%s) in %s\n", devname
, name
);
625 * line discipline callback wrappers
627 * The wrappers maintain line discipline references
628 * while calling into the line discipline.
630 * ldisc_receive_buf - pass receive data to line discipline
632 static void ldisc_receive_buf(struct tty_struct
*tty
,
633 const __u8
*data
, char *flags
, int count
)
635 struct tty_ldisc
*ld
;
638 ld
= tty_ldisc_ref(tty
);
640 if (ld
->ops
->receive_buf
)
641 ld
->ops
->receive_buf(tty
, data
, flags
, count
);
648 static int open(struct tty_struct
*tty
, struct file
*filp
)
650 struct slgt_info
*info
;
655 if (line
>= slgt_device_count
) {
656 DBGERR(("%s: open with invalid line #%d.\n", driver_name
, line
));
660 info
= slgt_device_list
;
661 while(info
&& info
->line
!= line
)
662 info
= info
->next_device
;
663 if (sanity_check(info
, tty
->name
, "open"))
665 if (info
->init_error
) {
666 DBGERR(("%s init error=%d\n", info
->device_name
, info
->init_error
));
670 tty
->driver_data
= info
;
671 info
->port
.tty
= tty
;
673 DBGINFO(("%s open, old ref count = %d\n", info
->device_name
, info
->port
.count
));
675 mutex_lock(&info
->port
.mutex
);
676 info
->port
.low_latency
= (info
->port
.flags
& ASYNC_LOW_LATENCY
) ? 1 : 0;
678 spin_lock_irqsave(&info
->netlock
, flags
);
679 if (info
->netcount
) {
681 spin_unlock_irqrestore(&info
->netlock
, flags
);
682 mutex_unlock(&info
->port
.mutex
);
686 spin_unlock_irqrestore(&info
->netlock
, flags
);
688 if (info
->port
.count
== 1) {
689 /* 1st open on this device, init hardware */
690 retval
= startup(info
);
692 mutex_unlock(&info
->port
.mutex
);
696 mutex_unlock(&info
->port
.mutex
);
697 retval
= block_til_ready(tty
, filp
, info
);
699 DBGINFO(("%s block_til_ready rc=%d\n", info
->device_name
, retval
));
708 info
->port
.tty
= NULL
; /* tty layer will release tty struct */
713 DBGINFO(("%s open rc=%d\n", info
->device_name
, retval
));
717 static void close(struct tty_struct
*tty
, struct file
*filp
)
719 struct slgt_info
*info
= tty
->driver_data
;
721 if (sanity_check(info
, tty
->name
, "close"))
723 DBGINFO(("%s close entry, count=%d\n", info
->device_name
, info
->port
.count
));
725 if (tty_port_close_start(&info
->port
, tty
, filp
) == 0)
728 mutex_lock(&info
->port
.mutex
);
729 if (tty_port_initialized(&info
->port
))
730 wait_until_sent(tty
, info
->timeout
);
732 tty_ldisc_flush(tty
);
735 mutex_unlock(&info
->port
.mutex
);
737 tty_port_close_end(&info
->port
, tty
);
738 info
->port
.tty
= NULL
;
740 DBGINFO(("%s close exit, count=%d\n", tty
->driver
->name
, info
->port
.count
));
743 static void hangup(struct tty_struct
*tty
)
745 struct slgt_info
*info
= tty
->driver_data
;
748 if (sanity_check(info
, tty
->name
, "hangup"))
750 DBGINFO(("%s hangup\n", info
->device_name
));
754 mutex_lock(&info
->port
.mutex
);
757 spin_lock_irqsave(&info
->port
.lock
, flags
);
758 info
->port
.count
= 0;
759 info
->port
.tty
= NULL
;
760 spin_unlock_irqrestore(&info
->port
.lock
, flags
);
761 tty_port_set_active(&info
->port
, 0);
762 mutex_unlock(&info
->port
.mutex
);
764 wake_up_interruptible(&info
->port
.open_wait
);
767 static void set_termios(struct tty_struct
*tty
, struct ktermios
*old_termios
)
769 struct slgt_info
*info
= tty
->driver_data
;
772 DBGINFO(("%s set_termios\n", tty
->driver
->name
));
776 /* Handle transition to B0 status */
777 if ((old_termios
->c_cflag
& CBAUD
) && !C_BAUD(tty
)) {
778 info
->signals
&= ~(SerialSignal_RTS
| SerialSignal_DTR
);
779 spin_lock_irqsave(&info
->lock
,flags
);
781 spin_unlock_irqrestore(&info
->lock
,flags
);
784 /* Handle transition away from B0 status */
785 if (!(old_termios
->c_cflag
& CBAUD
) && C_BAUD(tty
)) {
786 info
->signals
|= SerialSignal_DTR
;
787 if (!C_CRTSCTS(tty
) || !tty_throttled(tty
))
788 info
->signals
|= SerialSignal_RTS
;
789 spin_lock_irqsave(&info
->lock
,flags
);
791 spin_unlock_irqrestore(&info
->lock
,flags
);
794 /* Handle turning off CRTSCTS */
795 if ((old_termios
->c_cflag
& CRTSCTS
) && !C_CRTSCTS(tty
)) {
801 static void update_tx_timer(struct slgt_info
*info
)
804 * use worst case speed of 1200bps to calculate transmit timeout
805 * based on data in buffers (tbuf_bytes) and FIFO (128 bytes)
807 if (info
->params
.mode
== MGSL_MODE_HDLC
) {
808 int timeout
= (tbuf_bytes(info
) * 7) + 1000;
809 mod_timer(&info
->tx_timer
, jiffies
+ msecs_to_jiffies(timeout
));
813 static int write(struct tty_struct
*tty
,
814 const unsigned char *buf
, int count
)
817 struct slgt_info
*info
= tty
->driver_data
;
820 if (sanity_check(info
, tty
->name
, "write"))
823 DBGINFO(("%s write count=%d\n", info
->device_name
, count
));
825 if (!info
->tx_buf
|| (count
> info
->max_frame_size
))
828 if (!count
|| tty
->stopped
|| tty
->hw_stopped
)
831 spin_lock_irqsave(&info
->lock
, flags
);
833 if (info
->tx_count
) {
834 /* send accumulated data from send_char() */
835 if (!tx_load(info
, info
->tx_buf
, info
->tx_count
))
840 if (tx_load(info
, buf
, count
))
844 spin_unlock_irqrestore(&info
->lock
, flags
);
845 DBGINFO(("%s write rc=%d\n", info
->device_name
, ret
));
849 static int put_char(struct tty_struct
*tty
, unsigned char ch
)
851 struct slgt_info
*info
= tty
->driver_data
;
855 if (sanity_check(info
, tty
->name
, "put_char"))
857 DBGINFO(("%s put_char(%d)\n", info
->device_name
, ch
));
860 spin_lock_irqsave(&info
->lock
,flags
);
861 if (info
->tx_count
< info
->max_frame_size
) {
862 info
->tx_buf
[info
->tx_count
++] = ch
;
865 spin_unlock_irqrestore(&info
->lock
,flags
);
869 static void send_xchar(struct tty_struct
*tty
, char ch
)
871 struct slgt_info
*info
= tty
->driver_data
;
874 if (sanity_check(info
, tty
->name
, "send_xchar"))
876 DBGINFO(("%s send_xchar(%d)\n", info
->device_name
, ch
));
879 spin_lock_irqsave(&info
->lock
,flags
);
880 if (!info
->tx_enabled
)
882 spin_unlock_irqrestore(&info
->lock
,flags
);
886 static void wait_until_sent(struct tty_struct
*tty
, int timeout
)
888 struct slgt_info
*info
= tty
->driver_data
;
889 unsigned long orig_jiffies
, char_time
;
893 if (sanity_check(info
, tty
->name
, "wait_until_sent"))
895 DBGINFO(("%s wait_until_sent entry\n", info
->device_name
));
896 if (!tty_port_initialized(&info
->port
))
899 orig_jiffies
= jiffies
;
901 /* Set check interval to 1/5 of estimated time to
902 * send a character, and make it at least 1. The check
903 * interval should also be less than the timeout.
904 * Note: use tight timings here to satisfy the NIST-PCTS.
907 if (info
->params
.data_rate
) {
908 char_time
= info
->timeout
/(32 * 5);
915 char_time
= min_t(unsigned long, char_time
, timeout
);
917 while (info
->tx_active
) {
918 msleep_interruptible(jiffies_to_msecs(char_time
));
919 if (signal_pending(current
))
921 if (timeout
&& time_after(jiffies
, orig_jiffies
+ timeout
))
925 DBGINFO(("%s wait_until_sent exit\n", info
->device_name
));
928 static int write_room(struct tty_struct
*tty
)
930 struct slgt_info
*info
= tty
->driver_data
;
933 if (sanity_check(info
, tty
->name
, "write_room"))
935 ret
= (info
->tx_active
) ? 0 : HDLC_MAX_FRAME_SIZE
;
936 DBGINFO(("%s write_room=%d\n", info
->device_name
, ret
));
940 static void flush_chars(struct tty_struct
*tty
)
942 struct slgt_info
*info
= tty
->driver_data
;
945 if (sanity_check(info
, tty
->name
, "flush_chars"))
947 DBGINFO(("%s flush_chars entry tx_count=%d\n", info
->device_name
, info
->tx_count
));
949 if (info
->tx_count
<= 0 || tty
->stopped
||
950 tty
->hw_stopped
|| !info
->tx_buf
)
953 DBGINFO(("%s flush_chars start transmit\n", info
->device_name
));
955 spin_lock_irqsave(&info
->lock
,flags
);
956 if (info
->tx_count
&& tx_load(info
, info
->tx_buf
, info
->tx_count
))
958 spin_unlock_irqrestore(&info
->lock
,flags
);
961 static void flush_buffer(struct tty_struct
*tty
)
963 struct slgt_info
*info
= tty
->driver_data
;
966 if (sanity_check(info
, tty
->name
, "flush_buffer"))
968 DBGINFO(("%s flush_buffer\n", info
->device_name
));
970 spin_lock_irqsave(&info
->lock
, flags
);
972 spin_unlock_irqrestore(&info
->lock
, flags
);
978 * throttle (stop) transmitter
980 static void tx_hold(struct tty_struct
*tty
)
982 struct slgt_info
*info
= tty
->driver_data
;
985 if (sanity_check(info
, tty
->name
, "tx_hold"))
987 DBGINFO(("%s tx_hold\n", info
->device_name
));
988 spin_lock_irqsave(&info
->lock
,flags
);
989 if (info
->tx_enabled
&& info
->params
.mode
== MGSL_MODE_ASYNC
)
991 spin_unlock_irqrestore(&info
->lock
,flags
);
995 * release (start) transmitter
997 static void tx_release(struct tty_struct
*tty
)
999 struct slgt_info
*info
= tty
->driver_data
;
1000 unsigned long flags
;
1002 if (sanity_check(info
, tty
->name
, "tx_release"))
1004 DBGINFO(("%s tx_release\n", info
->device_name
));
1005 spin_lock_irqsave(&info
->lock
, flags
);
1006 if (info
->tx_count
&& tx_load(info
, info
->tx_buf
, info
->tx_count
))
1008 spin_unlock_irqrestore(&info
->lock
, flags
);
1012 * Service an IOCTL request
1016 * tty pointer to tty instance data
1017 * cmd IOCTL command code
1018 * arg command argument/context
1020 * Return 0 if success, otherwise error code
1022 static int ioctl(struct tty_struct
*tty
,
1023 unsigned int cmd
, unsigned long arg
)
1025 struct slgt_info
*info
= tty
->driver_data
;
1026 void __user
*argp
= (void __user
*)arg
;
1029 if (sanity_check(info
, tty
->name
, "ioctl"))
1031 DBGINFO(("%s ioctl() cmd=%08X\n", info
->device_name
, cmd
));
1033 if ((cmd
!= TIOCGSERIAL
) && (cmd
!= TIOCSSERIAL
) &&
1034 (cmd
!= TIOCMIWAIT
)) {
1035 if (tty_io_error(tty
))
1040 case MGSL_IOCWAITEVENT
:
1041 return wait_mgsl_event(info
, argp
);
1043 return modem_input_wait(info
,(int)arg
);
1045 return set_gpio(info
, argp
);
1047 return get_gpio(info
, argp
);
1048 case MGSL_IOCWAITGPIO
:
1049 return wait_gpio(info
, argp
);
1050 case MGSL_IOCGXSYNC
:
1051 return get_xsync(info
, argp
);
1052 case MGSL_IOCSXSYNC
:
1053 return set_xsync(info
, (int)arg
);
1054 case MGSL_IOCGXCTRL
:
1055 return get_xctrl(info
, argp
);
1056 case MGSL_IOCSXCTRL
:
1057 return set_xctrl(info
, (int)arg
);
1059 mutex_lock(&info
->port
.mutex
);
1061 case MGSL_IOCGPARAMS
:
1062 ret
= get_params(info
, argp
);
1064 case MGSL_IOCSPARAMS
:
1065 ret
= set_params(info
, argp
);
1067 case MGSL_IOCGTXIDLE
:
1068 ret
= get_txidle(info
, argp
);
1070 case MGSL_IOCSTXIDLE
:
1071 ret
= set_txidle(info
, (int)arg
);
1073 case MGSL_IOCTXENABLE
:
1074 ret
= tx_enable(info
, (int)arg
);
1076 case MGSL_IOCRXENABLE
:
1077 ret
= rx_enable(info
, (int)arg
);
1079 case MGSL_IOCTXABORT
:
1080 ret
= tx_abort(info
);
1082 case MGSL_IOCGSTATS
:
1083 ret
= get_stats(info
, argp
);
1086 ret
= get_interface(info
, argp
);
1089 ret
= set_interface(info
,(int)arg
);
1094 mutex_unlock(&info
->port
.mutex
);
1098 static int get_icount(struct tty_struct
*tty
,
1099 struct serial_icounter_struct
*icount
)
1102 struct slgt_info
*info
= tty
->driver_data
;
1103 struct mgsl_icount cnow
; /* kernel counter temps */
1104 unsigned long flags
;
1106 spin_lock_irqsave(&info
->lock
,flags
);
1107 cnow
= info
->icount
;
1108 spin_unlock_irqrestore(&info
->lock
,flags
);
1110 icount
->cts
= cnow
.cts
;
1111 icount
->dsr
= cnow
.dsr
;
1112 icount
->rng
= cnow
.rng
;
1113 icount
->dcd
= cnow
.dcd
;
1114 icount
->rx
= cnow
.rx
;
1115 icount
->tx
= cnow
.tx
;
1116 icount
->frame
= cnow
.frame
;
1117 icount
->overrun
= cnow
.overrun
;
1118 icount
->parity
= cnow
.parity
;
1119 icount
->brk
= cnow
.brk
;
1120 icount
->buf_overrun
= cnow
.buf_overrun
;
1126 * support for 32 bit ioctl calls on 64 bit systems
1128 #ifdef CONFIG_COMPAT
1129 static long get_params32(struct slgt_info
*info
, struct MGSL_PARAMS32 __user
*user_params
)
1131 struct MGSL_PARAMS32 tmp_params
;
1133 DBGINFO(("%s get_params32\n", info
->device_name
));
1134 memset(&tmp_params
, 0, sizeof(tmp_params
));
1135 tmp_params
.mode
= (compat_ulong_t
)info
->params
.mode
;
1136 tmp_params
.loopback
= info
->params
.loopback
;
1137 tmp_params
.flags
= info
->params
.flags
;
1138 tmp_params
.encoding
= info
->params
.encoding
;
1139 tmp_params
.clock_speed
= (compat_ulong_t
)info
->params
.clock_speed
;
1140 tmp_params
.addr_filter
= info
->params
.addr_filter
;
1141 tmp_params
.crc_type
= info
->params
.crc_type
;
1142 tmp_params
.preamble_length
= info
->params
.preamble_length
;
1143 tmp_params
.preamble
= info
->params
.preamble
;
1144 tmp_params
.data_rate
= (compat_ulong_t
)info
->params
.data_rate
;
1145 tmp_params
.data_bits
= info
->params
.data_bits
;
1146 tmp_params
.stop_bits
= info
->params
.stop_bits
;
1147 tmp_params
.parity
= info
->params
.parity
;
1148 if (copy_to_user(user_params
, &tmp_params
, sizeof(struct MGSL_PARAMS32
)))
1153 static long set_params32(struct slgt_info
*info
, struct MGSL_PARAMS32 __user
*new_params
)
1155 struct MGSL_PARAMS32 tmp_params
;
1157 DBGINFO(("%s set_params32\n", info
->device_name
));
1158 if (copy_from_user(&tmp_params
, new_params
, sizeof(struct MGSL_PARAMS32
)))
1161 spin_lock(&info
->lock
);
1162 if (tmp_params
.mode
== MGSL_MODE_BASE_CLOCK
) {
1163 info
->base_clock
= tmp_params
.clock_speed
;
1165 info
->params
.mode
= tmp_params
.mode
;
1166 info
->params
.loopback
= tmp_params
.loopback
;
1167 info
->params
.flags
= tmp_params
.flags
;
1168 info
->params
.encoding
= tmp_params
.encoding
;
1169 info
->params
.clock_speed
= tmp_params
.clock_speed
;
1170 info
->params
.addr_filter
= tmp_params
.addr_filter
;
1171 info
->params
.crc_type
= tmp_params
.crc_type
;
1172 info
->params
.preamble_length
= tmp_params
.preamble_length
;
1173 info
->params
.preamble
= tmp_params
.preamble
;
1174 info
->params
.data_rate
= tmp_params
.data_rate
;
1175 info
->params
.data_bits
= tmp_params
.data_bits
;
1176 info
->params
.stop_bits
= tmp_params
.stop_bits
;
1177 info
->params
.parity
= tmp_params
.parity
;
1179 spin_unlock(&info
->lock
);
1186 static long slgt_compat_ioctl(struct tty_struct
*tty
,
1187 unsigned int cmd
, unsigned long arg
)
1189 struct slgt_info
*info
= tty
->driver_data
;
1190 int rc
= -ENOIOCTLCMD
;
1192 if (sanity_check(info
, tty
->name
, "compat_ioctl"))
1194 DBGINFO(("%s compat_ioctl() cmd=%08X\n", info
->device_name
, cmd
));
1198 case MGSL_IOCSPARAMS32
:
1199 rc
= set_params32(info
, compat_ptr(arg
));
1202 case MGSL_IOCGPARAMS32
:
1203 rc
= get_params32(info
, compat_ptr(arg
));
1206 case MGSL_IOCGPARAMS
:
1207 case MGSL_IOCSPARAMS
:
1208 case MGSL_IOCGTXIDLE
:
1209 case MGSL_IOCGSTATS
:
1210 case MGSL_IOCWAITEVENT
:
1214 case MGSL_IOCWAITGPIO
:
1215 case MGSL_IOCGXSYNC
:
1216 case MGSL_IOCGXCTRL
:
1217 case MGSL_IOCSTXIDLE
:
1218 case MGSL_IOCTXENABLE
:
1219 case MGSL_IOCRXENABLE
:
1220 case MGSL_IOCTXABORT
:
1223 case MGSL_IOCSXSYNC
:
1224 case MGSL_IOCSXCTRL
:
1225 rc
= ioctl(tty
, cmd
, arg
);
1229 DBGINFO(("%s compat_ioctl() cmd=%08X rc=%d\n", info
->device_name
, cmd
, rc
));
1233 #define slgt_compat_ioctl NULL
1234 #endif /* ifdef CONFIG_COMPAT */
1239 static inline void line_info(struct seq_file
*m
, struct slgt_info
*info
)
1242 unsigned long flags
;
1244 seq_printf(m
, "%s: IO=%08X IRQ=%d MaxFrameSize=%u\n",
1245 info
->device_name
, info
->phys_reg_addr
,
1246 info
->irq_level
, info
->max_frame_size
);
1248 /* output current serial signal states */
1249 spin_lock_irqsave(&info
->lock
,flags
);
1251 spin_unlock_irqrestore(&info
->lock
,flags
);
1255 if (info
->signals
& SerialSignal_RTS
)
1256 strcat(stat_buf
, "|RTS");
1257 if (info
->signals
& SerialSignal_CTS
)
1258 strcat(stat_buf
, "|CTS");
1259 if (info
->signals
& SerialSignal_DTR
)
1260 strcat(stat_buf
, "|DTR");
1261 if (info
->signals
& SerialSignal_DSR
)
1262 strcat(stat_buf
, "|DSR");
1263 if (info
->signals
& SerialSignal_DCD
)
1264 strcat(stat_buf
, "|CD");
1265 if (info
->signals
& SerialSignal_RI
)
1266 strcat(stat_buf
, "|RI");
1268 if (info
->params
.mode
!= MGSL_MODE_ASYNC
) {
1269 seq_printf(m
, "\tHDLC txok:%d rxok:%d",
1270 info
->icount
.txok
, info
->icount
.rxok
);
1271 if (info
->icount
.txunder
)
1272 seq_printf(m
, " txunder:%d", info
->icount
.txunder
);
1273 if (info
->icount
.txabort
)
1274 seq_printf(m
, " txabort:%d", info
->icount
.txabort
);
1275 if (info
->icount
.rxshort
)
1276 seq_printf(m
, " rxshort:%d", info
->icount
.rxshort
);
1277 if (info
->icount
.rxlong
)
1278 seq_printf(m
, " rxlong:%d", info
->icount
.rxlong
);
1279 if (info
->icount
.rxover
)
1280 seq_printf(m
, " rxover:%d", info
->icount
.rxover
);
1281 if (info
->icount
.rxcrc
)
1282 seq_printf(m
, " rxcrc:%d", info
->icount
.rxcrc
);
1284 seq_printf(m
, "\tASYNC tx:%d rx:%d",
1285 info
->icount
.tx
, info
->icount
.rx
);
1286 if (info
->icount
.frame
)
1287 seq_printf(m
, " fe:%d", info
->icount
.frame
);
1288 if (info
->icount
.parity
)
1289 seq_printf(m
, " pe:%d", info
->icount
.parity
);
1290 if (info
->icount
.brk
)
1291 seq_printf(m
, " brk:%d", info
->icount
.brk
);
1292 if (info
->icount
.overrun
)
1293 seq_printf(m
, " oe:%d", info
->icount
.overrun
);
1296 /* Append serial signal status to end */
1297 seq_printf(m
, " %s\n", stat_buf
+1);
1299 seq_printf(m
, "\ttxactive=%d bh_req=%d bh_run=%d pending_bh=%x\n",
1300 info
->tx_active
,info
->bh_requested
,info
->bh_running
,
1304 /* Called to print information about devices
1306 static int synclink_gt_proc_show(struct seq_file
*m
, void *v
)
1308 struct slgt_info
*info
;
1310 seq_puts(m
, "synclink_gt driver\n");
1312 info
= slgt_device_list
;
1315 info
= info
->next_device
;
1320 static int synclink_gt_proc_open(struct inode
*inode
, struct file
*file
)
1322 return single_open(file
, synclink_gt_proc_show
, NULL
);
1325 static const struct file_operations synclink_gt_proc_fops
= {
1326 .owner
= THIS_MODULE
,
1327 .open
= synclink_gt_proc_open
,
1329 .llseek
= seq_lseek
,
1330 .release
= single_release
,
1334 * return count of bytes in transmit buffer
1336 static int chars_in_buffer(struct tty_struct
*tty
)
1338 struct slgt_info
*info
= tty
->driver_data
;
1340 if (sanity_check(info
, tty
->name
, "chars_in_buffer"))
1342 count
= tbuf_bytes(info
);
1343 DBGINFO(("%s chars_in_buffer()=%d\n", info
->device_name
, count
));
1348 * signal remote device to throttle send data (our receive data)
1350 static void throttle(struct tty_struct
* tty
)
1352 struct slgt_info
*info
= tty
->driver_data
;
1353 unsigned long flags
;
1355 if (sanity_check(info
, tty
->name
, "throttle"))
1357 DBGINFO(("%s throttle\n", info
->device_name
));
1359 send_xchar(tty
, STOP_CHAR(tty
));
1360 if (C_CRTSCTS(tty
)) {
1361 spin_lock_irqsave(&info
->lock
,flags
);
1362 info
->signals
&= ~SerialSignal_RTS
;
1364 spin_unlock_irqrestore(&info
->lock
,flags
);
1369 * signal remote device to stop throttling send data (our receive data)
1371 static void unthrottle(struct tty_struct
* tty
)
1373 struct slgt_info
*info
= tty
->driver_data
;
1374 unsigned long flags
;
1376 if (sanity_check(info
, tty
->name
, "unthrottle"))
1378 DBGINFO(("%s unthrottle\n", info
->device_name
));
1383 send_xchar(tty
, START_CHAR(tty
));
1385 if (C_CRTSCTS(tty
)) {
1386 spin_lock_irqsave(&info
->lock
,flags
);
1387 info
->signals
|= SerialSignal_RTS
;
1389 spin_unlock_irqrestore(&info
->lock
,flags
);
1394 * set or clear transmit break condition
1395 * break_state -1=set break condition, 0=clear
1397 static int set_break(struct tty_struct
*tty
, int break_state
)
1399 struct slgt_info
*info
= tty
->driver_data
;
1400 unsigned short value
;
1401 unsigned long flags
;
1403 if (sanity_check(info
, tty
->name
, "set_break"))
1405 DBGINFO(("%s set_break(%d)\n", info
->device_name
, break_state
));
1407 spin_lock_irqsave(&info
->lock
,flags
);
1408 value
= rd_reg16(info
, TCR
);
1409 if (break_state
== -1)
1413 wr_reg16(info
, TCR
, value
);
1414 spin_unlock_irqrestore(&info
->lock
,flags
);
1418 #if SYNCLINK_GENERIC_HDLC
1421 * called by generic HDLC layer when protocol selected (PPP, frame relay, etc.)
1422 * set encoding and frame check sequence (FCS) options
1424 * dev pointer to network device structure
1425 * encoding serial encoding setting
1426 * parity FCS setting
1428 * returns 0 if success, otherwise error code
1430 static int hdlcdev_attach(struct net_device
*dev
, unsigned short encoding
,
1431 unsigned short parity
)
1433 struct slgt_info
*info
= dev_to_port(dev
);
1434 unsigned char new_encoding
;
1435 unsigned short new_crctype
;
1437 /* return error if TTY interface open */
1438 if (info
->port
.count
)
1441 DBGINFO(("%s hdlcdev_attach\n", info
->device_name
));
1445 case ENCODING_NRZ
: new_encoding
= HDLC_ENCODING_NRZ
; break;
1446 case ENCODING_NRZI
: new_encoding
= HDLC_ENCODING_NRZI_SPACE
; break;
1447 case ENCODING_FM_MARK
: new_encoding
= HDLC_ENCODING_BIPHASE_MARK
; break;
1448 case ENCODING_FM_SPACE
: new_encoding
= HDLC_ENCODING_BIPHASE_SPACE
; break;
1449 case ENCODING_MANCHESTER
: new_encoding
= HDLC_ENCODING_BIPHASE_LEVEL
; break;
1450 default: return -EINVAL
;
1455 case PARITY_NONE
: new_crctype
= HDLC_CRC_NONE
; break;
1456 case PARITY_CRC16_PR1_CCITT
: new_crctype
= HDLC_CRC_16_CCITT
; break;
1457 case PARITY_CRC32_PR1_CCITT
: new_crctype
= HDLC_CRC_32_CCITT
; break;
1458 default: return -EINVAL
;
1461 info
->params
.encoding
= new_encoding
;
1462 info
->params
.crc_type
= new_crctype
;
1464 /* if network interface up, reprogram hardware */
1472 * called by generic HDLC layer to send frame
1474 * skb socket buffer containing HDLC frame
1475 * dev pointer to network device structure
1477 static netdev_tx_t
hdlcdev_xmit(struct sk_buff
*skb
,
1478 struct net_device
*dev
)
1480 struct slgt_info
*info
= dev_to_port(dev
);
1481 unsigned long flags
;
1483 DBGINFO(("%s hdlc_xmit\n", dev
->name
));
1486 return NETDEV_TX_OK
;
1488 /* stop sending until this frame completes */
1489 netif_stop_queue(dev
);
1491 /* update network statistics */
1492 dev
->stats
.tx_packets
++;
1493 dev
->stats
.tx_bytes
+= skb
->len
;
1495 /* save start time for transmit timeout detection */
1496 netif_trans_update(dev
);
1498 spin_lock_irqsave(&info
->lock
, flags
);
1499 tx_load(info
, skb
->data
, skb
->len
);
1500 spin_unlock_irqrestore(&info
->lock
, flags
);
1502 /* done with socket buffer, so free it */
1505 return NETDEV_TX_OK
;
1509 * called by network layer when interface enabled
1510 * claim resources and initialize hardware
1512 * dev pointer to network device structure
1514 * returns 0 if success, otherwise error code
1516 static int hdlcdev_open(struct net_device
*dev
)
1518 struct slgt_info
*info
= dev_to_port(dev
);
1520 unsigned long flags
;
1522 if (!try_module_get(THIS_MODULE
))
1525 DBGINFO(("%s hdlcdev_open\n", dev
->name
));
1527 /* generic HDLC layer open processing */
1528 rc
= hdlc_open(dev
);
1532 /* arbitrate between network and tty opens */
1533 spin_lock_irqsave(&info
->netlock
, flags
);
1534 if (info
->port
.count
!= 0 || info
->netcount
!= 0) {
1535 DBGINFO(("%s hdlc_open busy\n", dev
->name
));
1536 spin_unlock_irqrestore(&info
->netlock
, flags
);
1540 spin_unlock_irqrestore(&info
->netlock
, flags
);
1542 /* claim resources and init adapter */
1543 if ((rc
= startup(info
)) != 0) {
1544 spin_lock_irqsave(&info
->netlock
, flags
);
1546 spin_unlock_irqrestore(&info
->netlock
, flags
);
1550 /* assert RTS and DTR, apply hardware settings */
1551 info
->signals
|= SerialSignal_RTS
| SerialSignal_DTR
;
1554 /* enable network layer transmit */
1555 netif_trans_update(dev
);
1556 netif_start_queue(dev
);
1558 /* inform generic HDLC layer of current DCD status */
1559 spin_lock_irqsave(&info
->lock
, flags
);
1561 spin_unlock_irqrestore(&info
->lock
, flags
);
1562 if (info
->signals
& SerialSignal_DCD
)
1563 netif_carrier_on(dev
);
1565 netif_carrier_off(dev
);
1570 * called by network layer when interface is disabled
1571 * shutdown hardware and release resources
1573 * dev pointer to network device structure
1575 * returns 0 if success, otherwise error code
1577 static int hdlcdev_close(struct net_device
*dev
)
1579 struct slgt_info
*info
= dev_to_port(dev
);
1580 unsigned long flags
;
1582 DBGINFO(("%s hdlcdev_close\n", dev
->name
));
1584 netif_stop_queue(dev
);
1586 /* shutdown adapter and release resources */
1591 spin_lock_irqsave(&info
->netlock
, flags
);
1593 spin_unlock_irqrestore(&info
->netlock
, flags
);
1595 module_put(THIS_MODULE
);
1600 * called by network layer to process IOCTL call to network device
1602 * dev pointer to network device structure
1603 * ifr pointer to network interface request structure
1604 * cmd IOCTL command code
1606 * returns 0 if success, otherwise error code
1608 static int hdlcdev_ioctl(struct net_device
*dev
, struct ifreq
*ifr
, int cmd
)
1610 const size_t size
= sizeof(sync_serial_settings
);
1611 sync_serial_settings new_line
;
1612 sync_serial_settings __user
*line
= ifr
->ifr_settings
.ifs_ifsu
.sync
;
1613 struct slgt_info
*info
= dev_to_port(dev
);
1616 DBGINFO(("%s hdlcdev_ioctl\n", dev
->name
));
1618 /* return error if TTY interface open */
1619 if (info
->port
.count
)
1622 if (cmd
!= SIOCWANDEV
)
1623 return hdlc_ioctl(dev
, ifr
, cmd
);
1625 memset(&new_line
, 0, sizeof(new_line
));
1627 switch(ifr
->ifr_settings
.type
) {
1628 case IF_GET_IFACE
: /* return current sync_serial_settings */
1630 ifr
->ifr_settings
.type
= IF_IFACE_SYNC_SERIAL
;
1631 if (ifr
->ifr_settings
.size
< size
) {
1632 ifr
->ifr_settings
.size
= size
; /* data size wanted */
1636 flags
= info
->params
.flags
& (HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_RXC_DPLL
|
1637 HDLC_FLAG_RXC_BRG
| HDLC_FLAG_RXC_TXCPIN
|
1638 HDLC_FLAG_TXC_TXCPIN
| HDLC_FLAG_TXC_DPLL
|
1639 HDLC_FLAG_TXC_BRG
| HDLC_FLAG_TXC_RXCPIN
);
1642 case (HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_TXCPIN
): new_line
.clock_type
= CLOCK_EXT
; break;
1643 case (HDLC_FLAG_RXC_BRG
| HDLC_FLAG_TXC_BRG
): new_line
.clock_type
= CLOCK_INT
; break;
1644 case (HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_BRG
): new_line
.clock_type
= CLOCK_TXINT
; break;
1645 case (HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_RXCPIN
): new_line
.clock_type
= CLOCK_TXFROMRX
; break;
1646 default: new_line
.clock_type
= CLOCK_DEFAULT
;
1649 new_line
.clock_rate
= info
->params
.clock_speed
;
1650 new_line
.loopback
= info
->params
.loopback
? 1:0;
1652 if (copy_to_user(line
, &new_line
, size
))
1656 case IF_IFACE_SYNC_SERIAL
: /* set sync_serial_settings */
1658 if(!capable(CAP_NET_ADMIN
))
1660 if (copy_from_user(&new_line
, line
, size
))
1663 switch (new_line
.clock_type
)
1665 case CLOCK_EXT
: flags
= HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_TXCPIN
; break;
1666 case CLOCK_TXFROMRX
: flags
= HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_RXCPIN
; break;
1667 case CLOCK_INT
: flags
= HDLC_FLAG_RXC_BRG
| HDLC_FLAG_TXC_BRG
; break;
1668 case CLOCK_TXINT
: flags
= HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_TXC_BRG
; break;
1669 case CLOCK_DEFAULT
: flags
= info
->params
.flags
&
1670 (HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_RXC_DPLL
|
1671 HDLC_FLAG_RXC_BRG
| HDLC_FLAG_RXC_TXCPIN
|
1672 HDLC_FLAG_TXC_TXCPIN
| HDLC_FLAG_TXC_DPLL
|
1673 HDLC_FLAG_TXC_BRG
| HDLC_FLAG_TXC_RXCPIN
); break;
1674 default: return -EINVAL
;
1677 if (new_line
.loopback
!= 0 && new_line
.loopback
!= 1)
1680 info
->params
.flags
&= ~(HDLC_FLAG_RXC_RXCPIN
| HDLC_FLAG_RXC_DPLL
|
1681 HDLC_FLAG_RXC_BRG
| HDLC_FLAG_RXC_TXCPIN
|
1682 HDLC_FLAG_TXC_TXCPIN
| HDLC_FLAG_TXC_DPLL
|
1683 HDLC_FLAG_TXC_BRG
| HDLC_FLAG_TXC_RXCPIN
);
1684 info
->params
.flags
|= flags
;
1686 info
->params
.loopback
= new_line
.loopback
;
1688 if (flags
& (HDLC_FLAG_RXC_BRG
| HDLC_FLAG_TXC_BRG
))
1689 info
->params
.clock_speed
= new_line
.clock_rate
;
1691 info
->params
.clock_speed
= 0;
1693 /* if network interface up, reprogram hardware */
1699 return hdlc_ioctl(dev
, ifr
, cmd
);
1704 * called by network layer when transmit timeout is detected
1706 * dev pointer to network device structure
1708 static void hdlcdev_tx_timeout(struct net_device
*dev
)
1710 struct slgt_info
*info
= dev_to_port(dev
);
1711 unsigned long flags
;
1713 DBGINFO(("%s hdlcdev_tx_timeout\n", dev
->name
));
1715 dev
->stats
.tx_errors
++;
1716 dev
->stats
.tx_aborted_errors
++;
1718 spin_lock_irqsave(&info
->lock
,flags
);
1720 spin_unlock_irqrestore(&info
->lock
,flags
);
1722 netif_wake_queue(dev
);
1726 * called by device driver when transmit completes
1727 * reenable network layer transmit if stopped
1729 * info pointer to device instance information
1731 static void hdlcdev_tx_done(struct slgt_info
*info
)
1733 if (netif_queue_stopped(info
->netdev
))
1734 netif_wake_queue(info
->netdev
);
1738 * called by device driver when frame received
1739 * pass frame to network layer
1741 * info pointer to device instance information
1742 * buf pointer to buffer contianing frame data
1743 * size count of data bytes in buf
1745 static void hdlcdev_rx(struct slgt_info
*info
, char *buf
, int size
)
1747 struct sk_buff
*skb
= dev_alloc_skb(size
);
1748 struct net_device
*dev
= info
->netdev
;
1750 DBGINFO(("%s hdlcdev_rx\n", dev
->name
));
1753 DBGERR(("%s: can't alloc skb, drop packet\n", dev
->name
));
1754 dev
->stats
.rx_dropped
++;
1758 memcpy(skb_put(skb
, size
), buf
, size
);
1760 skb
->protocol
= hdlc_type_trans(skb
, dev
);
1762 dev
->stats
.rx_packets
++;
1763 dev
->stats
.rx_bytes
+= size
;
1768 static const struct net_device_ops hdlcdev_ops
= {
1769 .ndo_open
= hdlcdev_open
,
1770 .ndo_stop
= hdlcdev_close
,
1771 .ndo_start_xmit
= hdlc_start_xmit
,
1772 .ndo_do_ioctl
= hdlcdev_ioctl
,
1773 .ndo_tx_timeout
= hdlcdev_tx_timeout
,
1777 * called by device driver when adding device instance
1778 * do generic HDLC initialization
1780 * info pointer to device instance information
1782 * returns 0 if success, otherwise error code
1784 static int hdlcdev_init(struct slgt_info
*info
)
1787 struct net_device
*dev
;
1790 /* allocate and initialize network and HDLC layer objects */
1792 dev
= alloc_hdlcdev(info
);
1794 printk(KERN_ERR
"%s hdlc device alloc failure\n", info
->device_name
);
1798 /* for network layer reporting purposes only */
1799 dev
->mem_start
= info
->phys_reg_addr
;
1800 dev
->mem_end
= info
->phys_reg_addr
+ SLGT_REG_SIZE
- 1;
1801 dev
->irq
= info
->irq_level
;
1803 /* network layer callbacks and settings */
1804 dev
->netdev_ops
= &hdlcdev_ops
;
1805 dev
->watchdog_timeo
= 10 * HZ
;
1806 dev
->tx_queue_len
= 50;
1808 /* generic HDLC layer callbacks and settings */
1809 hdlc
= dev_to_hdlc(dev
);
1810 hdlc
->attach
= hdlcdev_attach
;
1811 hdlc
->xmit
= hdlcdev_xmit
;
1813 /* register objects with HDLC layer */
1814 rc
= register_hdlc_device(dev
);
1816 printk(KERN_WARNING
"%s:unable to register hdlc device\n",__FILE__
);
1826 * called by device driver when removing device instance
1827 * do generic HDLC cleanup
1829 * info pointer to device instance information
1831 static void hdlcdev_exit(struct slgt_info
*info
)
1833 unregister_hdlc_device(info
->netdev
);
1834 free_netdev(info
->netdev
);
1835 info
->netdev
= NULL
;
1838 #endif /* ifdef CONFIG_HDLC */
1841 * get async data from rx DMA buffers
1843 static void rx_async(struct slgt_info
*info
)
1845 struct mgsl_icount
*icount
= &info
->icount
;
1846 unsigned int start
, end
;
1848 unsigned char status
;
1849 struct slgt_desc
*bufs
= info
->rbufs
;
1855 start
= end
= info
->rbuf_current
;
1857 while(desc_complete(bufs
[end
])) {
1858 count
= desc_count(bufs
[end
]) - info
->rbuf_index
;
1859 p
= bufs
[end
].buf
+ info
->rbuf_index
;
1861 DBGISR(("%s rx_async count=%d\n", info
->device_name
, count
));
1862 DBGDATA(info
, p
, count
, "rx");
1864 for(i
=0 ; i
< count
; i
+=2, p
+=2) {
1870 status
= *(p
+ 1) & (BIT1
+ BIT0
);
1874 else if (status
& BIT0
)
1876 /* discard char if tty control flags say so */
1877 if (status
& info
->ignore_status_mask
)
1881 else if (status
& BIT0
)
1884 tty_insert_flip_char(&info
->port
, ch
, stat
);
1889 /* receive buffer not completed */
1890 info
->rbuf_index
+= i
;
1891 mod_timer(&info
->rx_timer
, jiffies
+ 1);
1895 info
->rbuf_index
= 0;
1896 free_rbufs(info
, end
, end
);
1898 if (++end
== info
->rbuf_count
)
1901 /* if entire list searched then no frame available */
1907 tty_flip_buffer_push(&info
->port
);
1911 * return next bottom half action to perform
1913 static int bh_action(struct slgt_info
*info
)
1915 unsigned long flags
;
1918 spin_lock_irqsave(&info
->lock
,flags
);
1920 if (info
->pending_bh
& BH_RECEIVE
) {
1921 info
->pending_bh
&= ~BH_RECEIVE
;
1923 } else if (info
->pending_bh
& BH_TRANSMIT
) {
1924 info
->pending_bh
&= ~BH_TRANSMIT
;
1926 } else if (info
->pending_bh
& BH_STATUS
) {
1927 info
->pending_bh
&= ~BH_STATUS
;
1930 /* Mark BH routine as complete */
1931 info
->bh_running
= false;
1932 info
->bh_requested
= false;
1936 spin_unlock_irqrestore(&info
->lock
,flags
);
1942 * perform bottom half processing
1944 static void bh_handler(struct work_struct
*work
)
1946 struct slgt_info
*info
= container_of(work
, struct slgt_info
, task
);
1949 info
->bh_running
= true;
1951 while((action
= bh_action(info
))) {
1954 DBGBH(("%s bh receive\n", info
->device_name
));
1955 switch(info
->params
.mode
) {
1956 case MGSL_MODE_ASYNC
:
1959 case MGSL_MODE_HDLC
:
1960 while(rx_get_frame(info
));
1963 case MGSL_MODE_MONOSYNC
:
1964 case MGSL_MODE_BISYNC
:
1965 case MGSL_MODE_XSYNC
:
1966 while(rx_get_buf(info
));
1969 /* restart receiver if rx DMA buffers exhausted */
1970 if (info
->rx_restart
)
1977 DBGBH(("%s bh status\n", info
->device_name
));
1978 info
->ri_chkcount
= 0;
1979 info
->dsr_chkcount
= 0;
1980 info
->dcd_chkcount
= 0;
1981 info
->cts_chkcount
= 0;
1984 DBGBH(("%s unknown action\n", info
->device_name
));
1988 DBGBH(("%s bh_handler exit\n", info
->device_name
));
1991 static void bh_transmit(struct slgt_info
*info
)
1993 struct tty_struct
*tty
= info
->port
.tty
;
1995 DBGBH(("%s bh_transmit\n", info
->device_name
));
2000 static void dsr_change(struct slgt_info
*info
, unsigned short status
)
2002 if (status
& BIT3
) {
2003 info
->signals
|= SerialSignal_DSR
;
2004 info
->input_signal_events
.dsr_up
++;
2006 info
->signals
&= ~SerialSignal_DSR
;
2007 info
->input_signal_events
.dsr_down
++;
2009 DBGISR(("dsr_change %s signals=%04X\n", info
->device_name
, info
->signals
));
2010 if ((info
->dsr_chkcount
)++ == IO_PIN_SHUTDOWN_LIMIT
) {
2011 slgt_irq_off(info
, IRQ_DSR
);
2015 wake_up_interruptible(&info
->status_event_wait_q
);
2016 wake_up_interruptible(&info
->event_wait_q
);
2017 info
->pending_bh
|= BH_STATUS
;
2020 static void cts_change(struct slgt_info
*info
, unsigned short status
)
2022 if (status
& BIT2
) {
2023 info
->signals
|= SerialSignal_CTS
;
2024 info
->input_signal_events
.cts_up
++;
2026 info
->signals
&= ~SerialSignal_CTS
;
2027 info
->input_signal_events
.cts_down
++;
2029 DBGISR(("cts_change %s signals=%04X\n", info
->device_name
, info
->signals
));
2030 if ((info
->cts_chkcount
)++ == IO_PIN_SHUTDOWN_LIMIT
) {
2031 slgt_irq_off(info
, IRQ_CTS
);
2035 wake_up_interruptible(&info
->status_event_wait_q
);
2036 wake_up_interruptible(&info
->event_wait_q
);
2037 info
->pending_bh
|= BH_STATUS
;
2039 if (tty_port_cts_enabled(&info
->port
)) {
2040 if (info
->port
.tty
) {
2041 if (info
->port
.tty
->hw_stopped
) {
2042 if (info
->signals
& SerialSignal_CTS
) {
2043 info
->port
.tty
->hw_stopped
= 0;
2044 info
->pending_bh
|= BH_TRANSMIT
;
2048 if (!(info
->signals
& SerialSignal_CTS
))
2049 info
->port
.tty
->hw_stopped
= 1;
2055 static void dcd_change(struct slgt_info
*info
, unsigned short status
)
2057 if (status
& BIT1
) {
2058 info
->signals
|= SerialSignal_DCD
;
2059 info
->input_signal_events
.dcd_up
++;
2061 info
->signals
&= ~SerialSignal_DCD
;
2062 info
->input_signal_events
.dcd_down
++;
2064 DBGISR(("dcd_change %s signals=%04X\n", info
->device_name
, info
->signals
));
2065 if ((info
->dcd_chkcount
)++ == IO_PIN_SHUTDOWN_LIMIT
) {
2066 slgt_irq_off(info
, IRQ_DCD
);
2070 #if SYNCLINK_GENERIC_HDLC
2071 if (info
->netcount
) {
2072 if (info
->signals
& SerialSignal_DCD
)
2073 netif_carrier_on(info
->netdev
);
2075 netif_carrier_off(info
->netdev
);
2078 wake_up_interruptible(&info
->status_event_wait_q
);
2079 wake_up_interruptible(&info
->event_wait_q
);
2080 info
->pending_bh
|= BH_STATUS
;
2082 if (tty_port_check_carrier(&info
->port
)) {
2083 if (info
->signals
& SerialSignal_DCD
)
2084 wake_up_interruptible(&info
->port
.open_wait
);
2087 tty_hangup(info
->port
.tty
);
2092 static void ri_change(struct slgt_info
*info
, unsigned short status
)
2094 if (status
& BIT0
) {
2095 info
->signals
|= SerialSignal_RI
;
2096 info
->input_signal_events
.ri_up
++;
2098 info
->signals
&= ~SerialSignal_RI
;
2099 info
->input_signal_events
.ri_down
++;
2101 DBGISR(("ri_change %s signals=%04X\n", info
->device_name
, info
->signals
));
2102 if ((info
->ri_chkcount
)++ == IO_PIN_SHUTDOWN_LIMIT
) {
2103 slgt_irq_off(info
, IRQ_RI
);
2107 wake_up_interruptible(&info
->status_event_wait_q
);
2108 wake_up_interruptible(&info
->event_wait_q
);
2109 info
->pending_bh
|= BH_STATUS
;
2112 static void isr_rxdata(struct slgt_info
*info
)
2114 unsigned int count
= info
->rbuf_fill_count
;
2115 unsigned int i
= info
->rbuf_fill_index
;
2118 while (rd_reg16(info
, SSR
) & IRQ_RXDATA
) {
2119 reg
= rd_reg16(info
, RDR
);
2120 DBGISR(("isr_rxdata %s RDR=%04X\n", info
->device_name
, reg
));
2121 if (desc_complete(info
->rbufs
[i
])) {
2122 /* all buffers full */
2124 info
->rx_restart
= 1;
2127 info
->rbufs
[i
].buf
[count
++] = (unsigned char)reg
;
2128 /* async mode saves status byte to buffer for each data byte */
2129 if (info
->params
.mode
== MGSL_MODE_ASYNC
)
2130 info
->rbufs
[i
].buf
[count
++] = (unsigned char)(reg
>> 8);
2131 if (count
== info
->rbuf_fill_level
|| (reg
& BIT10
)) {
2132 /* buffer full or end of frame */
2133 set_desc_count(info
->rbufs
[i
], count
);
2134 set_desc_status(info
->rbufs
[i
], BIT15
| (reg
>> 8));
2135 info
->rbuf_fill_count
= count
= 0;
2136 if (++i
== info
->rbuf_count
)
2138 info
->pending_bh
|= BH_RECEIVE
;
2142 info
->rbuf_fill_index
= i
;
2143 info
->rbuf_fill_count
= count
;
2146 static void isr_serial(struct slgt_info
*info
)
2148 unsigned short status
= rd_reg16(info
, SSR
);
2150 DBGISR(("%s isr_serial status=%04X\n", info
->device_name
, status
));
2152 wr_reg16(info
, SSR
, status
); /* clear pending */
2154 info
->irq_occurred
= true;
2156 if (info
->params
.mode
== MGSL_MODE_ASYNC
) {
2157 if (status
& IRQ_TXIDLE
) {
2158 if (info
->tx_active
)
2159 isr_txeom(info
, status
);
2161 if (info
->rx_pio
&& (status
& IRQ_RXDATA
))
2163 if ((status
& IRQ_RXBREAK
) && (status
& RXBREAK
)) {
2165 /* process break detection if tty control allows */
2166 if (info
->port
.tty
) {
2167 if (!(status
& info
->ignore_status_mask
)) {
2168 if (info
->read_status_mask
& MASK_BREAK
) {
2169 tty_insert_flip_char(&info
->port
, 0, TTY_BREAK
);
2170 if (info
->port
.flags
& ASYNC_SAK
)
2171 do_SAK(info
->port
.tty
);
2177 if (status
& (IRQ_TXIDLE
+ IRQ_TXUNDER
))
2178 isr_txeom(info
, status
);
2179 if (info
->rx_pio
&& (status
& IRQ_RXDATA
))
2181 if (status
& IRQ_RXIDLE
) {
2182 if (status
& RXIDLE
)
2183 info
->icount
.rxidle
++;
2185 info
->icount
.exithunt
++;
2186 wake_up_interruptible(&info
->event_wait_q
);
2189 if (status
& IRQ_RXOVER
)
2193 if (status
& IRQ_DSR
)
2194 dsr_change(info
, status
);
2195 if (status
& IRQ_CTS
)
2196 cts_change(info
, status
);
2197 if (status
& IRQ_DCD
)
2198 dcd_change(info
, status
);
2199 if (status
& IRQ_RI
)
2200 ri_change(info
, status
);
2203 static void isr_rdma(struct slgt_info
*info
)
2205 unsigned int status
= rd_reg32(info
, RDCSR
);
2207 DBGISR(("%s isr_rdma status=%08x\n", info
->device_name
, status
));
2209 /* RDCSR (rx DMA control/status)
2212 * 06 save status byte to DMA buffer
2214 * 04 eol (end of list)
2215 * 03 eob (end of buffer)
2220 wr_reg32(info
, RDCSR
, status
); /* clear pending */
2222 if (status
& (BIT5
+ BIT4
)) {
2223 DBGISR(("%s isr_rdma rx_restart=1\n", info
->device_name
));
2224 info
->rx_restart
= true;
2226 info
->pending_bh
|= BH_RECEIVE
;
2229 static void isr_tdma(struct slgt_info
*info
)
2231 unsigned int status
= rd_reg32(info
, TDCSR
);
2233 DBGISR(("%s isr_tdma status=%08x\n", info
->device_name
, status
));
2235 /* TDCSR (tx DMA control/status)
2239 * 04 eol (end of list)
2240 * 03 eob (end of buffer)
2245 wr_reg32(info
, TDCSR
, status
); /* clear pending */
2247 if (status
& (BIT5
+ BIT4
+ BIT3
)) {
2248 // another transmit buffer has completed
2249 // run bottom half to get more send data from user
2250 info
->pending_bh
|= BH_TRANSMIT
;
2255 * return true if there are unsent tx DMA buffers, otherwise false
2257 * if there are unsent buffers then info->tbuf_start
2258 * is set to index of first unsent buffer
2260 static bool unsent_tbufs(struct slgt_info
*info
)
2262 unsigned int i
= info
->tbuf_current
;
2266 * search backwards from last loaded buffer (precedes tbuf_current)
2267 * for first unsent buffer (desc_count > 0)
2274 i
= info
->tbuf_count
- 1;
2275 if (!desc_count(info
->tbufs
[i
]))
2277 info
->tbuf_start
= i
;
2279 } while (i
!= info
->tbuf_current
);
2284 static void isr_txeom(struct slgt_info
*info
, unsigned short status
)
2286 DBGISR(("%s txeom status=%04x\n", info
->device_name
, status
));
2288 slgt_irq_off(info
, IRQ_TXDATA
+ IRQ_TXIDLE
+ IRQ_TXUNDER
);
2290 if (status
& IRQ_TXUNDER
) {
2291 unsigned short val
= rd_reg16(info
, TCR
);
2292 wr_reg16(info
, TCR
, (unsigned short)(val
| BIT2
)); /* set reset bit */
2293 wr_reg16(info
, TCR
, val
); /* clear reset bit */
2296 if (info
->tx_active
) {
2297 if (info
->params
.mode
!= MGSL_MODE_ASYNC
) {
2298 if (status
& IRQ_TXUNDER
)
2299 info
->icount
.txunder
++;
2300 else if (status
& IRQ_TXIDLE
)
2301 info
->icount
.txok
++;
2304 if (unsent_tbufs(info
)) {
2306 update_tx_timer(info
);
2309 info
->tx_active
= false;
2311 del_timer(&info
->tx_timer
);
2313 if (info
->params
.mode
!= MGSL_MODE_ASYNC
&& info
->drop_rts_on_tx_done
) {
2314 info
->signals
&= ~SerialSignal_RTS
;
2315 info
->drop_rts_on_tx_done
= false;
2319 #if SYNCLINK_GENERIC_HDLC
2321 hdlcdev_tx_done(info
);
2325 if (info
->port
.tty
&& (info
->port
.tty
->stopped
|| info
->port
.tty
->hw_stopped
)) {
2329 info
->pending_bh
|= BH_TRANSMIT
;
2334 static void isr_gpio(struct slgt_info
*info
, unsigned int changed
, unsigned int state
)
2336 struct cond_wait
*w
, *prev
;
2338 /* wake processes waiting for specific transitions */
2339 for (w
= info
->gpio_wait_q
, prev
= NULL
; w
!= NULL
; w
= w
->next
) {
2340 if (w
->data
& changed
) {
2342 wake_up_interruptible(&w
->q
);
2344 prev
->next
= w
->next
;
2346 info
->gpio_wait_q
= w
->next
;
2352 /* interrupt service routine
2354 * irq interrupt number
2355 * dev_id device ID supplied during interrupt registration
2357 static irqreturn_t
slgt_interrupt(int dummy
, void *dev_id
)
2359 struct slgt_info
*info
= dev_id
;
2363 DBGISR(("slgt_interrupt irq=%d entry\n", info
->irq_level
));
2365 while((gsr
= rd_reg32(info
, GSR
) & 0xffffff00)) {
2366 DBGISR(("%s gsr=%08x\n", info
->device_name
, gsr
));
2367 info
->irq_occurred
= true;
2368 for(i
=0; i
< info
->port_count
; i
++) {
2369 if (info
->port_array
[i
] == NULL
)
2371 spin_lock(&info
->port_array
[i
]->lock
);
2372 if (gsr
& (BIT8
<< i
))
2373 isr_serial(info
->port_array
[i
]);
2374 if (gsr
& (BIT16
<< (i
*2)))
2375 isr_rdma(info
->port_array
[i
]);
2376 if (gsr
& (BIT17
<< (i
*2)))
2377 isr_tdma(info
->port_array
[i
]);
2378 spin_unlock(&info
->port_array
[i
]->lock
);
2382 if (info
->gpio_present
) {
2384 unsigned int changed
;
2385 spin_lock(&info
->lock
);
2386 while ((changed
= rd_reg32(info
, IOSR
)) != 0) {
2387 DBGISR(("%s iosr=%08x\n", info
->device_name
, changed
));
2388 /* read latched state of GPIO signals */
2389 state
= rd_reg32(info
, IOVR
);
2390 /* clear pending GPIO interrupt bits */
2391 wr_reg32(info
, IOSR
, changed
);
2392 for (i
=0 ; i
< info
->port_count
; i
++) {
2393 if (info
->port_array
[i
] != NULL
)
2394 isr_gpio(info
->port_array
[i
], changed
, state
);
2397 spin_unlock(&info
->lock
);
2400 for(i
=0; i
< info
->port_count
; i
++) {
2401 struct slgt_info
*port
= info
->port_array
[i
];
2404 spin_lock(&port
->lock
);
2405 if ((port
->port
.count
|| port
->netcount
) &&
2406 port
->pending_bh
&& !port
->bh_running
&&
2407 !port
->bh_requested
) {
2408 DBGISR(("%s bh queued\n", port
->device_name
));
2409 schedule_work(&port
->task
);
2410 port
->bh_requested
= true;
2412 spin_unlock(&port
->lock
);
2415 DBGISR(("slgt_interrupt irq=%d exit\n", info
->irq_level
));
2419 static int startup(struct slgt_info
*info
)
2421 DBGINFO(("%s startup\n", info
->device_name
));
2423 if (tty_port_initialized(&info
->port
))
2426 if (!info
->tx_buf
) {
2427 info
->tx_buf
= kmalloc(info
->max_frame_size
, GFP_KERNEL
);
2428 if (!info
->tx_buf
) {
2429 DBGERR(("%s can't allocate tx buffer\n", info
->device_name
));
2434 info
->pending_bh
= 0;
2436 memset(&info
->icount
, 0, sizeof(info
->icount
));
2438 /* program hardware for current parameters */
2439 change_params(info
);
2442 clear_bit(TTY_IO_ERROR
, &info
->port
.tty
->flags
);
2444 tty_port_set_initialized(&info
->port
, 1);
2450 * called by close() and hangup() to shutdown hardware
2452 static void shutdown(struct slgt_info
*info
)
2454 unsigned long flags
;
2456 if (!tty_port_initialized(&info
->port
))
2459 DBGINFO(("%s shutdown\n", info
->device_name
));
2461 /* clear status wait queue because status changes */
2462 /* can't happen after shutting down the hardware */
2463 wake_up_interruptible(&info
->status_event_wait_q
);
2464 wake_up_interruptible(&info
->event_wait_q
);
2466 del_timer_sync(&info
->tx_timer
);
2467 del_timer_sync(&info
->rx_timer
);
2469 kfree(info
->tx_buf
);
2470 info
->tx_buf
= NULL
;
2472 spin_lock_irqsave(&info
->lock
,flags
);
2477 slgt_irq_off(info
, IRQ_ALL
| IRQ_MASTER
);
2479 if (!info
->port
.tty
|| info
->port
.tty
->termios
.c_cflag
& HUPCL
) {
2480 info
->signals
&= ~(SerialSignal_RTS
| SerialSignal_DTR
);
2484 flush_cond_wait(&info
->gpio_wait_q
);
2486 spin_unlock_irqrestore(&info
->lock
,flags
);
2489 set_bit(TTY_IO_ERROR
, &info
->port
.tty
->flags
);
2491 tty_port_set_initialized(&info
->port
, 0);
2494 static void program_hw(struct slgt_info
*info
)
2496 unsigned long flags
;
2498 spin_lock_irqsave(&info
->lock
,flags
);
2503 if (info
->params
.mode
!= MGSL_MODE_ASYNC
||
2511 info
->dcd_chkcount
= 0;
2512 info
->cts_chkcount
= 0;
2513 info
->ri_chkcount
= 0;
2514 info
->dsr_chkcount
= 0;
2516 slgt_irq_on(info
, IRQ_DCD
| IRQ_CTS
| IRQ_DSR
| IRQ_RI
);
2519 if (info
->netcount
||
2520 (info
->port
.tty
&& info
->port
.tty
->termios
.c_cflag
& CREAD
))
2523 spin_unlock_irqrestore(&info
->lock
,flags
);
2527 * reconfigure adapter based on new parameters
2529 static void change_params(struct slgt_info
*info
)
2534 if (!info
->port
.tty
)
2536 DBGINFO(("%s change_params\n", info
->device_name
));
2538 cflag
= info
->port
.tty
->termios
.c_cflag
;
2540 /* if B0 rate (hangup) specified then negate RTS and DTR */
2541 /* otherwise assert RTS and DTR */
2543 info
->signals
|= SerialSignal_RTS
| SerialSignal_DTR
;
2545 info
->signals
&= ~(SerialSignal_RTS
| SerialSignal_DTR
);
2547 /* byte size and parity */
2549 switch (cflag
& CSIZE
) {
2550 case CS5
: info
->params
.data_bits
= 5; break;
2551 case CS6
: info
->params
.data_bits
= 6; break;
2552 case CS7
: info
->params
.data_bits
= 7; break;
2553 case CS8
: info
->params
.data_bits
= 8; break;
2554 default: info
->params
.data_bits
= 7; break;
2557 info
->params
.stop_bits
= (cflag
& CSTOPB
) ? 2 : 1;
2560 info
->params
.parity
= (cflag
& PARODD
) ? ASYNC_PARITY_ODD
: ASYNC_PARITY_EVEN
;
2562 info
->params
.parity
= ASYNC_PARITY_NONE
;
2564 /* calculate number of jiffies to transmit a full
2565 * FIFO (32 bytes) at specified data rate
2567 bits_per_char
= info
->params
.data_bits
+
2568 info
->params
.stop_bits
+ 1;
2570 info
->params
.data_rate
= tty_get_baud_rate(info
->port
.tty
);
2572 if (info
->params
.data_rate
) {
2573 info
->timeout
= (32*HZ
*bits_per_char
) /
2574 info
->params
.data_rate
;
2576 info
->timeout
+= HZ
/50; /* Add .02 seconds of slop */
2578 tty_port_set_cts_flow(&info
->port
, cflag
& CRTSCTS
);
2579 tty_port_set_check_carrier(&info
->port
, ~cflag
& CLOCAL
);
2581 /* process tty input control flags */
2583 info
->read_status_mask
= IRQ_RXOVER
;
2584 if (I_INPCK(info
->port
.tty
))
2585 info
->read_status_mask
|= MASK_PARITY
| MASK_FRAMING
;
2586 if (I_BRKINT(info
->port
.tty
) || I_PARMRK(info
->port
.tty
))
2587 info
->read_status_mask
|= MASK_BREAK
;
2588 if (I_IGNPAR(info
->port
.tty
))
2589 info
->ignore_status_mask
|= MASK_PARITY
| MASK_FRAMING
;
2590 if (I_IGNBRK(info
->port
.tty
)) {
2591 info
->ignore_status_mask
|= MASK_BREAK
;
2592 /* If ignoring parity and break indicators, ignore
2593 * overruns too. (For real raw support).
2595 if (I_IGNPAR(info
->port
.tty
))
2596 info
->ignore_status_mask
|= MASK_OVERRUN
;
2602 static int get_stats(struct slgt_info
*info
, struct mgsl_icount __user
*user_icount
)
2604 DBGINFO(("%s get_stats\n", info
->device_name
));
2606 memset(&info
->icount
, 0, sizeof(info
->icount
));
2608 if (copy_to_user(user_icount
, &info
->icount
, sizeof(struct mgsl_icount
)))
2614 static int get_params(struct slgt_info
*info
, MGSL_PARAMS __user
*user_params
)
2616 DBGINFO(("%s get_params\n", info
->device_name
));
2617 if (copy_to_user(user_params
, &info
->params
, sizeof(MGSL_PARAMS
)))
2622 static int set_params(struct slgt_info
*info
, MGSL_PARAMS __user
*new_params
)
2624 unsigned long flags
;
2625 MGSL_PARAMS tmp_params
;
2627 DBGINFO(("%s set_params\n", info
->device_name
));
2628 if (copy_from_user(&tmp_params
, new_params
, sizeof(MGSL_PARAMS
)))
2631 spin_lock_irqsave(&info
->lock
, flags
);
2632 if (tmp_params
.mode
== MGSL_MODE_BASE_CLOCK
)
2633 info
->base_clock
= tmp_params
.clock_speed
;
2635 memcpy(&info
->params
, &tmp_params
, sizeof(MGSL_PARAMS
));
2636 spin_unlock_irqrestore(&info
->lock
, flags
);
2643 static int get_txidle(struct slgt_info
*info
, int __user
*idle_mode
)
2645 DBGINFO(("%s get_txidle=%d\n", info
->device_name
, info
->idle_mode
));
2646 if (put_user(info
->idle_mode
, idle_mode
))
2651 static int set_txidle(struct slgt_info
*info
, int idle_mode
)
2653 unsigned long flags
;
2654 DBGINFO(("%s set_txidle(%d)\n", info
->device_name
, idle_mode
));
2655 spin_lock_irqsave(&info
->lock
,flags
);
2656 info
->idle_mode
= idle_mode
;
2657 if (info
->params
.mode
!= MGSL_MODE_ASYNC
)
2659 spin_unlock_irqrestore(&info
->lock
,flags
);
2663 static int tx_enable(struct slgt_info
*info
, int enable
)
2665 unsigned long flags
;
2666 DBGINFO(("%s tx_enable(%d)\n", info
->device_name
, enable
));
2667 spin_lock_irqsave(&info
->lock
,flags
);
2669 if (!info
->tx_enabled
)
2672 if (info
->tx_enabled
)
2675 spin_unlock_irqrestore(&info
->lock
,flags
);
2680 * abort transmit HDLC frame
2682 static int tx_abort(struct slgt_info
*info
)
2684 unsigned long flags
;
2685 DBGINFO(("%s tx_abort\n", info
->device_name
));
2686 spin_lock_irqsave(&info
->lock
,flags
);
2688 spin_unlock_irqrestore(&info
->lock
,flags
);
2692 static int rx_enable(struct slgt_info
*info
, int enable
)
2694 unsigned long flags
;
2695 unsigned int rbuf_fill_level
;
2696 DBGINFO(("%s rx_enable(%08x)\n", info
->device_name
, enable
));
2697 spin_lock_irqsave(&info
->lock
,flags
);
2699 * enable[31..16] = receive DMA buffer fill level
2700 * 0 = noop (leave fill level unchanged)
2701 * fill level must be multiple of 4 and <= buffer size
2703 rbuf_fill_level
= ((unsigned int)enable
) >> 16;
2704 if (rbuf_fill_level
) {
2705 if ((rbuf_fill_level
> DMABUFSIZE
) || (rbuf_fill_level
% 4)) {
2706 spin_unlock_irqrestore(&info
->lock
, flags
);
2709 info
->rbuf_fill_level
= rbuf_fill_level
;
2710 if (rbuf_fill_level
< 128)
2711 info
->rx_pio
= 1; /* PIO mode */
2713 info
->rx_pio
= 0; /* DMA mode */
2714 rx_stop(info
); /* restart receiver to use new fill level */
2718 * enable[1..0] = receiver enable command
2721 * 2 = enable or force hunt mode if already enabled
2725 if (!info
->rx_enabled
)
2727 else if (enable
== 2) {
2728 /* force hunt mode (write 1 to RCR[3]) */
2729 wr_reg16(info
, RCR
, rd_reg16(info
, RCR
) | BIT3
);
2732 if (info
->rx_enabled
)
2735 spin_unlock_irqrestore(&info
->lock
,flags
);
2740 * wait for specified event to occur
2742 static int wait_mgsl_event(struct slgt_info
*info
, int __user
*mask_ptr
)
2744 unsigned long flags
;
2747 struct mgsl_icount cprev
, cnow
;
2750 struct _input_signal_events oldsigs
, newsigs
;
2751 DECLARE_WAITQUEUE(wait
, current
);
2753 if (get_user(mask
, mask_ptr
))
2756 DBGINFO(("%s wait_mgsl_event(%d)\n", info
->device_name
, mask
));
2758 spin_lock_irqsave(&info
->lock
,flags
);
2760 /* return immediately if state matches requested events */
2765 ( ((s
& SerialSignal_DSR
) ? MgslEvent_DsrActive
:MgslEvent_DsrInactive
) +
2766 ((s
& SerialSignal_DCD
) ? MgslEvent_DcdActive
:MgslEvent_DcdInactive
) +
2767 ((s
& SerialSignal_CTS
) ? MgslEvent_CtsActive
:MgslEvent_CtsInactive
) +
2768 ((s
& SerialSignal_RI
) ? MgslEvent_RiActive
:MgslEvent_RiInactive
) );
2770 spin_unlock_irqrestore(&info
->lock
,flags
);
2774 /* save current irq counts */
2775 cprev
= info
->icount
;
2776 oldsigs
= info
->input_signal_events
;
2778 /* enable hunt and idle irqs if needed */
2779 if (mask
& (MgslEvent_ExitHuntMode
+MgslEvent_IdleReceived
)) {
2780 unsigned short val
= rd_reg16(info
, SCR
);
2781 if (!(val
& IRQ_RXIDLE
))
2782 wr_reg16(info
, SCR
, (unsigned short)(val
| IRQ_RXIDLE
));
2785 set_current_state(TASK_INTERRUPTIBLE
);
2786 add_wait_queue(&info
->event_wait_q
, &wait
);
2788 spin_unlock_irqrestore(&info
->lock
,flags
);
2792 if (signal_pending(current
)) {
2797 /* get current irq counts */
2798 spin_lock_irqsave(&info
->lock
,flags
);
2799 cnow
= info
->icount
;
2800 newsigs
= info
->input_signal_events
;
2801 set_current_state(TASK_INTERRUPTIBLE
);
2802 spin_unlock_irqrestore(&info
->lock
,flags
);
2804 /* if no change, wait aborted for some reason */
2805 if (newsigs
.dsr_up
== oldsigs
.dsr_up
&&
2806 newsigs
.dsr_down
== oldsigs
.dsr_down
&&
2807 newsigs
.dcd_up
== oldsigs
.dcd_up
&&
2808 newsigs
.dcd_down
== oldsigs
.dcd_down
&&
2809 newsigs
.cts_up
== oldsigs
.cts_up
&&
2810 newsigs
.cts_down
== oldsigs
.cts_down
&&
2811 newsigs
.ri_up
== oldsigs
.ri_up
&&
2812 newsigs
.ri_down
== oldsigs
.ri_down
&&
2813 cnow
.exithunt
== cprev
.exithunt
&&
2814 cnow
.rxidle
== cprev
.rxidle
) {
2820 ( (newsigs
.dsr_up
!= oldsigs
.dsr_up
? MgslEvent_DsrActive
:0) +
2821 (newsigs
.dsr_down
!= oldsigs
.dsr_down
? MgslEvent_DsrInactive
:0) +
2822 (newsigs
.dcd_up
!= oldsigs
.dcd_up
? MgslEvent_DcdActive
:0) +
2823 (newsigs
.dcd_down
!= oldsigs
.dcd_down
? MgslEvent_DcdInactive
:0) +
2824 (newsigs
.cts_up
!= oldsigs
.cts_up
? MgslEvent_CtsActive
:0) +
2825 (newsigs
.cts_down
!= oldsigs
.cts_down
? MgslEvent_CtsInactive
:0) +
2826 (newsigs
.ri_up
!= oldsigs
.ri_up
? MgslEvent_RiActive
:0) +
2827 (newsigs
.ri_down
!= oldsigs
.ri_down
? MgslEvent_RiInactive
:0) +
2828 (cnow
.exithunt
!= cprev
.exithunt
? MgslEvent_ExitHuntMode
:0) +
2829 (cnow
.rxidle
!= cprev
.rxidle
? MgslEvent_IdleReceived
:0) );
2837 remove_wait_queue(&info
->event_wait_q
, &wait
);
2838 set_current_state(TASK_RUNNING
);
2841 if (mask
& (MgslEvent_ExitHuntMode
+ MgslEvent_IdleReceived
)) {
2842 spin_lock_irqsave(&info
->lock
,flags
);
2843 if (!waitqueue_active(&info
->event_wait_q
)) {
2844 /* disable enable exit hunt mode/idle rcvd IRQs */
2846 (unsigned short)(rd_reg16(info
, SCR
) & ~IRQ_RXIDLE
));
2848 spin_unlock_irqrestore(&info
->lock
,flags
);
2852 rc
= put_user(events
, mask_ptr
);
2856 static int get_interface(struct slgt_info
*info
, int __user
*if_mode
)
2858 DBGINFO(("%s get_interface=%x\n", info
->device_name
, info
->if_mode
));
2859 if (put_user(info
->if_mode
, if_mode
))
2864 static int set_interface(struct slgt_info
*info
, int if_mode
)
2866 unsigned long flags
;
2869 DBGINFO(("%s set_interface=%x)\n", info
->device_name
, if_mode
));
2870 spin_lock_irqsave(&info
->lock
,flags
);
2871 info
->if_mode
= if_mode
;
2875 /* TCR (tx control) 07 1=RTS driver control */
2876 val
= rd_reg16(info
, TCR
);
2877 if (info
->if_mode
& MGSL_INTERFACE_RTS_EN
)
2881 wr_reg16(info
, TCR
, val
);
2883 spin_unlock_irqrestore(&info
->lock
,flags
);
2887 static int get_xsync(struct slgt_info
*info
, int __user
*xsync
)
2889 DBGINFO(("%s get_xsync=%x\n", info
->device_name
, info
->xsync
));
2890 if (put_user(info
->xsync
, xsync
))
2896 * set extended sync pattern (1 to 4 bytes) for extended sync mode
2898 * sync pattern is contained in least significant bytes of value
2899 * most significant byte of sync pattern is oldest (1st sent/detected)
2901 static int set_xsync(struct slgt_info
*info
, int xsync
)
2903 unsigned long flags
;
2905 DBGINFO(("%s set_xsync=%x)\n", info
->device_name
, xsync
));
2906 spin_lock_irqsave(&info
->lock
, flags
);
2907 info
->xsync
= xsync
;
2908 wr_reg32(info
, XSR
, xsync
);
2909 spin_unlock_irqrestore(&info
->lock
, flags
);
2913 static int get_xctrl(struct slgt_info
*info
, int __user
*xctrl
)
2915 DBGINFO(("%s get_xctrl=%x\n", info
->device_name
, info
->xctrl
));
2916 if (put_user(info
->xctrl
, xctrl
))
2922 * set extended control options
2924 * xctrl[31:19] reserved, must be zero
2925 * xctrl[18:17] extended sync pattern length in bytes
2926 * 00 = 1 byte in xsr[7:0]
2927 * 01 = 2 bytes in xsr[15:0]
2928 * 10 = 3 bytes in xsr[23:0]
2929 * 11 = 4 bytes in xsr[31:0]
2930 * xctrl[16] 1 = enable terminal count, 0=disabled
2931 * xctrl[15:0] receive terminal count for fixed length packets
2932 * value is count minus one (0 = 1 byte packet)
2933 * when terminal count is reached, receiver
2934 * automatically returns to hunt mode and receive
2935 * FIFO contents are flushed to DMA buffers with
2936 * end of frame (EOF) status
2938 static int set_xctrl(struct slgt_info
*info
, int xctrl
)
2940 unsigned long flags
;
2942 DBGINFO(("%s set_xctrl=%x)\n", info
->device_name
, xctrl
));
2943 spin_lock_irqsave(&info
->lock
, flags
);
2944 info
->xctrl
= xctrl
;
2945 wr_reg32(info
, XCR
, xctrl
);
2946 spin_unlock_irqrestore(&info
->lock
, flags
);
2951 * set general purpose IO pin state and direction
2954 * state each bit indicates a pin state
2955 * smask set bit indicates pin state to set
2956 * dir each bit indicates a pin direction (0=input, 1=output)
2957 * dmask set bit indicates pin direction to set
2959 static int set_gpio(struct slgt_info
*info
, struct gpio_desc __user
*user_gpio
)
2961 unsigned long flags
;
2962 struct gpio_desc gpio
;
2965 if (!info
->gpio_present
)
2967 if (copy_from_user(&gpio
, user_gpio
, sizeof(gpio
)))
2969 DBGINFO(("%s set_gpio state=%08x smask=%08x dir=%08x dmask=%08x\n",
2970 info
->device_name
, gpio
.state
, gpio
.smask
,
2971 gpio
.dir
, gpio
.dmask
));
2973 spin_lock_irqsave(&info
->port_array
[0]->lock
, flags
);
2975 data
= rd_reg32(info
, IODR
);
2976 data
|= gpio
.dmask
& gpio
.dir
;
2977 data
&= ~(gpio
.dmask
& ~gpio
.dir
);
2978 wr_reg32(info
, IODR
, data
);
2981 data
= rd_reg32(info
, IOVR
);
2982 data
|= gpio
.smask
& gpio
.state
;
2983 data
&= ~(gpio
.smask
& ~gpio
.state
);
2984 wr_reg32(info
, IOVR
, data
);
2986 spin_unlock_irqrestore(&info
->port_array
[0]->lock
, flags
);
2992 * get general purpose IO pin state and direction
2994 static int get_gpio(struct slgt_info
*info
, struct gpio_desc __user
*user_gpio
)
2996 struct gpio_desc gpio
;
2997 if (!info
->gpio_present
)
2999 gpio
.state
= rd_reg32(info
, IOVR
);
3000 gpio
.smask
= 0xffffffff;
3001 gpio
.dir
= rd_reg32(info
, IODR
);
3002 gpio
.dmask
= 0xffffffff;
3003 if (copy_to_user(user_gpio
, &gpio
, sizeof(gpio
)))
3005 DBGINFO(("%s get_gpio state=%08x dir=%08x\n",
3006 info
->device_name
, gpio
.state
, gpio
.dir
));
3011 * conditional wait facility
3013 static void init_cond_wait(struct cond_wait
*w
, unsigned int data
)
3015 init_waitqueue_head(&w
->q
);
3016 init_waitqueue_entry(&w
->wait
, current
);
3020 static void add_cond_wait(struct cond_wait
**head
, struct cond_wait
*w
)
3022 set_current_state(TASK_INTERRUPTIBLE
);
3023 add_wait_queue(&w
->q
, &w
->wait
);
3028 static void remove_cond_wait(struct cond_wait
**head
, struct cond_wait
*cw
)
3030 struct cond_wait
*w
, *prev
;
3031 remove_wait_queue(&cw
->q
, &cw
->wait
);
3032 set_current_state(TASK_RUNNING
);
3033 for (w
= *head
, prev
= NULL
; w
!= NULL
; prev
= w
, w
= w
->next
) {
3036 prev
->next
= w
->next
;
3044 static void flush_cond_wait(struct cond_wait
**head
)
3046 while (*head
!= NULL
) {
3047 wake_up_interruptible(&(*head
)->q
);
3048 *head
= (*head
)->next
;
3053 * wait for general purpose I/O pin(s) to enter specified state
3056 * state - bit indicates target pin state
3057 * smask - set bit indicates watched pin
3059 * The wait ends when at least one watched pin enters the specified
3060 * state. When 0 (no error) is returned, user_gpio->state is set to the
3061 * state of all GPIO pins when the wait ends.
3063 * Note: Each pin may be a dedicated input, dedicated output, or
3064 * configurable input/output. The number and configuration of pins
3065 * varies with the specific adapter model. Only input pins (dedicated
3066 * or configured) can be monitored with this function.
3068 static int wait_gpio(struct slgt_info
*info
, struct gpio_desc __user
*user_gpio
)
3070 unsigned long flags
;
3072 struct gpio_desc gpio
;
3073 struct cond_wait wait
;
3076 if (!info
->gpio_present
)
3078 if (copy_from_user(&gpio
, user_gpio
, sizeof(gpio
)))
3080 DBGINFO(("%s wait_gpio() state=%08x smask=%08x\n",
3081 info
->device_name
, gpio
.state
, gpio
.smask
));
3082 /* ignore output pins identified by set IODR bit */
3083 if ((gpio
.smask
&= ~rd_reg32(info
, IODR
)) == 0)
3085 init_cond_wait(&wait
, gpio
.smask
);
3087 spin_lock_irqsave(&info
->port_array
[0]->lock
, flags
);
3088 /* enable interrupts for watched pins */
3089 wr_reg32(info
, IOER
, rd_reg32(info
, IOER
) | gpio
.smask
);
3090 /* get current pin states */
3091 state
= rd_reg32(info
, IOVR
);
3093 if (gpio
.smask
& ~(state
^ gpio
.state
)) {
3094 /* already in target state */
3097 /* wait for target state */
3098 add_cond_wait(&info
->gpio_wait_q
, &wait
);
3099 spin_unlock_irqrestore(&info
->port_array
[0]->lock
, flags
);
3101 if (signal_pending(current
))
3104 gpio
.state
= wait
.data
;
3105 spin_lock_irqsave(&info
->port_array
[0]->lock
, flags
);
3106 remove_cond_wait(&info
->gpio_wait_q
, &wait
);
3109 /* disable all GPIO interrupts if no waiting processes */
3110 if (info
->gpio_wait_q
== NULL
)
3111 wr_reg32(info
, IOER
, 0);
3112 spin_unlock_irqrestore(&info
->port_array
[0]->lock
, flags
);
3114 if ((rc
== 0) && copy_to_user(user_gpio
, &gpio
, sizeof(gpio
)))
3119 static int modem_input_wait(struct slgt_info
*info
,int arg
)
3121 unsigned long flags
;
3123 struct mgsl_icount cprev
, cnow
;
3124 DECLARE_WAITQUEUE(wait
, current
);
3126 /* save current irq counts */
3127 spin_lock_irqsave(&info
->lock
,flags
);
3128 cprev
= info
->icount
;
3129 add_wait_queue(&info
->status_event_wait_q
, &wait
);
3130 set_current_state(TASK_INTERRUPTIBLE
);
3131 spin_unlock_irqrestore(&info
->lock
,flags
);
3135 if (signal_pending(current
)) {
3140 /* get new irq counts */
3141 spin_lock_irqsave(&info
->lock
,flags
);
3142 cnow
= info
->icount
;
3143 set_current_state(TASK_INTERRUPTIBLE
);
3144 spin_unlock_irqrestore(&info
->lock
,flags
);
3146 /* if no change, wait aborted for some reason */
3147 if (cnow
.rng
== cprev
.rng
&& cnow
.dsr
== cprev
.dsr
&&
3148 cnow
.dcd
== cprev
.dcd
&& cnow
.cts
== cprev
.cts
) {
3153 /* check for change in caller specified modem input */
3154 if ((arg
& TIOCM_RNG
&& cnow
.rng
!= cprev
.rng
) ||
3155 (arg
& TIOCM_DSR
&& cnow
.dsr
!= cprev
.dsr
) ||
3156 (arg
& TIOCM_CD
&& cnow
.dcd
!= cprev
.dcd
) ||
3157 (arg
& TIOCM_CTS
&& cnow
.cts
!= cprev
.cts
)) {
3164 remove_wait_queue(&info
->status_event_wait_q
, &wait
);
3165 set_current_state(TASK_RUNNING
);
3170 * return state of serial control and status signals
3172 static int tiocmget(struct tty_struct
*tty
)
3174 struct slgt_info
*info
= tty
->driver_data
;
3175 unsigned int result
;
3176 unsigned long flags
;
3178 spin_lock_irqsave(&info
->lock
,flags
);
3180 spin_unlock_irqrestore(&info
->lock
,flags
);
3182 result
= ((info
->signals
& SerialSignal_RTS
) ? TIOCM_RTS
:0) +
3183 ((info
->signals
& SerialSignal_DTR
) ? TIOCM_DTR
:0) +
3184 ((info
->signals
& SerialSignal_DCD
) ? TIOCM_CAR
:0) +
3185 ((info
->signals
& SerialSignal_RI
) ? TIOCM_RNG
:0) +
3186 ((info
->signals
& SerialSignal_DSR
) ? TIOCM_DSR
:0) +
3187 ((info
->signals
& SerialSignal_CTS
) ? TIOCM_CTS
:0);
3189 DBGINFO(("%s tiocmget value=%08X\n", info
->device_name
, result
));
3194 * set modem control signals (DTR/RTS)
3196 * cmd signal command: TIOCMBIS = set bit TIOCMBIC = clear bit
3197 * TIOCMSET = set/clear signal values
3198 * value bit mask for command
3200 static int tiocmset(struct tty_struct
*tty
,
3201 unsigned int set
, unsigned int clear
)
3203 struct slgt_info
*info
= tty
->driver_data
;
3204 unsigned long flags
;
3206 DBGINFO(("%s tiocmset(%x,%x)\n", info
->device_name
, set
, clear
));
3208 if (set
& TIOCM_RTS
)
3209 info
->signals
|= SerialSignal_RTS
;
3210 if (set
& TIOCM_DTR
)
3211 info
->signals
|= SerialSignal_DTR
;
3212 if (clear
& TIOCM_RTS
)
3213 info
->signals
&= ~SerialSignal_RTS
;
3214 if (clear
& TIOCM_DTR
)
3215 info
->signals
&= ~SerialSignal_DTR
;
3217 spin_lock_irqsave(&info
->lock
,flags
);
3219 spin_unlock_irqrestore(&info
->lock
,flags
);
3223 static int carrier_raised(struct tty_port
*port
)
3225 unsigned long flags
;
3226 struct slgt_info
*info
= container_of(port
, struct slgt_info
, port
);
3228 spin_lock_irqsave(&info
->lock
,flags
);
3230 spin_unlock_irqrestore(&info
->lock
,flags
);
3231 return (info
->signals
& SerialSignal_DCD
) ? 1 : 0;
3234 static void dtr_rts(struct tty_port
*port
, int on
)
3236 unsigned long flags
;
3237 struct slgt_info
*info
= container_of(port
, struct slgt_info
, port
);
3239 spin_lock_irqsave(&info
->lock
,flags
);
3241 info
->signals
|= SerialSignal_RTS
| SerialSignal_DTR
;
3243 info
->signals
&= ~(SerialSignal_RTS
| SerialSignal_DTR
);
3245 spin_unlock_irqrestore(&info
->lock
,flags
);
3250 * block current process until the device is ready to open
3252 static int block_til_ready(struct tty_struct
*tty
, struct file
*filp
,
3253 struct slgt_info
*info
)
3255 DECLARE_WAITQUEUE(wait
, current
);
3257 bool do_clocal
= false;
3258 unsigned long flags
;
3260 struct tty_port
*port
= &info
->port
;
3262 DBGINFO(("%s block_til_ready\n", tty
->driver
->name
));
3264 if (filp
->f_flags
& O_NONBLOCK
|| tty_io_error(tty
)) {
3265 /* nonblock mode is set or port is not enabled */
3266 tty_port_set_active(port
, 1);
3273 /* Wait for carrier detect and the line to become
3274 * free (i.e., not in use by the callout). While we are in
3275 * this loop, port->count is dropped by one, so that
3276 * close() knows when to free things. We restore it upon
3277 * exit, either normal or abnormal.
3281 add_wait_queue(&port
->open_wait
, &wait
);
3283 spin_lock_irqsave(&info
->lock
, flags
);
3285 spin_unlock_irqrestore(&info
->lock
, flags
);
3286 port
->blocked_open
++;
3289 if (C_BAUD(tty
) && tty_port_initialized(port
))
3290 tty_port_raise_dtr_rts(port
);
3292 set_current_state(TASK_INTERRUPTIBLE
);
3294 if (tty_hung_up_p(filp
) || !tty_port_initialized(port
)) {
3295 retval
= (port
->flags
& ASYNC_HUP_NOTIFY
) ?
3296 -EAGAIN
: -ERESTARTSYS
;
3300 cd
= tty_port_carrier_raised(port
);
3301 if (do_clocal
|| cd
)
3304 if (signal_pending(current
)) {
3305 retval
= -ERESTARTSYS
;
3309 DBGINFO(("%s block_til_ready wait\n", tty
->driver
->name
));
3315 set_current_state(TASK_RUNNING
);
3316 remove_wait_queue(&port
->open_wait
, &wait
);
3318 if (!tty_hung_up_p(filp
))
3320 port
->blocked_open
--;
3323 tty_port_set_active(port
, 1);
3325 DBGINFO(("%s block_til_ready ready, rc=%d\n", tty
->driver
->name
, retval
));
3330 * allocate buffers used for calling line discipline receive_buf
3331 * directly in synchronous mode
3332 * note: add 5 bytes to max frame size to allow appending
3333 * 32-bit CRC and status byte when configured to do so
3335 static int alloc_tmp_rbuf(struct slgt_info
*info
)
3337 info
->tmp_rbuf
= kmalloc(info
->max_frame_size
+ 5, GFP_KERNEL
);
3338 if (info
->tmp_rbuf
== NULL
)
3340 /* unused flag buffer to satisfy receive_buf calling interface */
3341 info
->flag_buf
= kzalloc(info
->max_frame_size
+ 5, GFP_KERNEL
);
3342 if (!info
->flag_buf
) {
3343 kfree(info
->tmp_rbuf
);
3344 info
->tmp_rbuf
= NULL
;
3350 static void free_tmp_rbuf(struct slgt_info
*info
)
3352 kfree(info
->tmp_rbuf
);
3353 info
->tmp_rbuf
= NULL
;
3354 kfree(info
->flag_buf
);
3355 info
->flag_buf
= NULL
;
3359 * allocate DMA descriptor lists.
3361 static int alloc_desc(struct slgt_info
*info
)
3366 /* allocate memory to hold descriptor lists */
3367 info
->bufs
= pci_zalloc_consistent(info
->pdev
, DESC_LIST_SIZE
,
3368 &info
->bufs_dma_addr
);
3369 if (info
->bufs
== NULL
)
3372 info
->rbufs
= (struct slgt_desc
*)info
->bufs
;
3373 info
->tbufs
= ((struct slgt_desc
*)info
->bufs
) + info
->rbuf_count
;
3375 pbufs
= (unsigned int)info
->bufs_dma_addr
;
3378 * Build circular lists of descriptors
3381 for (i
=0; i
< info
->rbuf_count
; i
++) {
3382 /* physical address of this descriptor */
3383 info
->rbufs
[i
].pdesc
= pbufs
+ (i
* sizeof(struct slgt_desc
));
3385 /* physical address of next descriptor */
3386 if (i
== info
->rbuf_count
- 1)
3387 info
->rbufs
[i
].next
= cpu_to_le32(pbufs
);
3389 info
->rbufs
[i
].next
= cpu_to_le32(pbufs
+ ((i
+1) * sizeof(struct slgt_desc
)));
3390 set_desc_count(info
->rbufs
[i
], DMABUFSIZE
);
3393 for (i
=0; i
< info
->tbuf_count
; i
++) {
3394 /* physical address of this descriptor */
3395 info
->tbufs
[i
].pdesc
= pbufs
+ ((info
->rbuf_count
+ i
) * sizeof(struct slgt_desc
));
3397 /* physical address of next descriptor */
3398 if (i
== info
->tbuf_count
- 1)
3399 info
->tbufs
[i
].next
= cpu_to_le32(pbufs
+ info
->rbuf_count
* sizeof(struct slgt_desc
));
3401 info
->tbufs
[i
].next
= cpu_to_le32(pbufs
+ ((info
->rbuf_count
+ i
+ 1) * sizeof(struct slgt_desc
)));
3407 static void free_desc(struct slgt_info
*info
)
3409 if (info
->bufs
!= NULL
) {
3410 pci_free_consistent(info
->pdev
, DESC_LIST_SIZE
, info
->bufs
, info
->bufs_dma_addr
);
3417 static int alloc_bufs(struct slgt_info
*info
, struct slgt_desc
*bufs
, int count
)
3420 for (i
=0; i
< count
; i
++) {
3421 if ((bufs
[i
].buf
= pci_alloc_consistent(info
->pdev
, DMABUFSIZE
, &bufs
[i
].buf_dma_addr
)) == NULL
)
3423 bufs
[i
].pbuf
= cpu_to_le32((unsigned int)bufs
[i
].buf_dma_addr
);
3428 static void free_bufs(struct slgt_info
*info
, struct slgt_desc
*bufs
, int count
)
3431 for (i
=0; i
< count
; i
++) {
3432 if (bufs
[i
].buf
== NULL
)
3434 pci_free_consistent(info
->pdev
, DMABUFSIZE
, bufs
[i
].buf
, bufs
[i
].buf_dma_addr
);
3439 static int alloc_dma_bufs(struct slgt_info
*info
)
3441 info
->rbuf_count
= 32;
3442 info
->tbuf_count
= 32;
3444 if (alloc_desc(info
) < 0 ||
3445 alloc_bufs(info
, info
->rbufs
, info
->rbuf_count
) < 0 ||
3446 alloc_bufs(info
, info
->tbufs
, info
->tbuf_count
) < 0 ||
3447 alloc_tmp_rbuf(info
) < 0) {
3448 DBGERR(("%s DMA buffer alloc fail\n", info
->device_name
));
3455 static void free_dma_bufs(struct slgt_info
*info
)
3458 free_bufs(info
, info
->rbufs
, info
->rbuf_count
);
3459 free_bufs(info
, info
->tbufs
, info
->tbuf_count
);
3462 free_tmp_rbuf(info
);
3465 static int claim_resources(struct slgt_info
*info
)
3467 if (request_mem_region(info
->phys_reg_addr
, SLGT_REG_SIZE
, "synclink_gt") == NULL
) {
3468 DBGERR(("%s reg addr conflict, addr=%08X\n",
3469 info
->device_name
, info
->phys_reg_addr
));
3470 info
->init_error
= DiagStatus_AddressConflict
;
3474 info
->reg_addr_requested
= true;
3476 info
->reg_addr
= ioremap_nocache(info
->phys_reg_addr
, SLGT_REG_SIZE
);
3477 if (!info
->reg_addr
) {
3478 DBGERR(("%s can't map device registers, addr=%08X\n",
3479 info
->device_name
, info
->phys_reg_addr
));
3480 info
->init_error
= DiagStatus_CantAssignPciResources
;
3486 release_resources(info
);
3490 static void release_resources(struct slgt_info
*info
)
3492 if (info
->irq_requested
) {
3493 free_irq(info
->irq_level
, info
);
3494 info
->irq_requested
= false;
3497 if (info
->reg_addr_requested
) {
3498 release_mem_region(info
->phys_reg_addr
, SLGT_REG_SIZE
);
3499 info
->reg_addr_requested
= false;
3502 if (info
->reg_addr
) {
3503 iounmap(info
->reg_addr
);
3504 info
->reg_addr
= NULL
;
3508 /* Add the specified device instance data structure to the
3509 * global linked list of devices and increment the device count.
3511 static void add_device(struct slgt_info
*info
)
3515 info
->next_device
= NULL
;
3516 info
->line
= slgt_device_count
;
3517 sprintf(info
->device_name
, "%s%d", tty_dev_prefix
, info
->line
);
3519 if (info
->line
< MAX_DEVICES
) {
3520 if (maxframe
[info
->line
])
3521 info
->max_frame_size
= maxframe
[info
->line
];
3524 slgt_device_count
++;
3526 if (!slgt_device_list
)
3527 slgt_device_list
= info
;
3529 struct slgt_info
*current_dev
= slgt_device_list
;
3530 while(current_dev
->next_device
)
3531 current_dev
= current_dev
->next_device
;
3532 current_dev
->next_device
= info
;
3535 if (info
->max_frame_size
< 4096)
3536 info
->max_frame_size
= 4096;
3537 else if (info
->max_frame_size
> 65535)
3538 info
->max_frame_size
= 65535;
3540 switch(info
->pdev
->device
) {
3541 case SYNCLINK_GT_DEVICE_ID
:
3544 case SYNCLINK_GT2_DEVICE_ID
:
3547 case SYNCLINK_GT4_DEVICE_ID
:
3550 case SYNCLINK_AC_DEVICE_ID
:
3552 info
->params
.mode
= MGSL_MODE_ASYNC
;
3555 devstr
= "(unknown model)";
3557 printk("SyncLink %s %s IO=%08x IRQ=%d MaxFrameSize=%u\n",
3558 devstr
, info
->device_name
, info
->phys_reg_addr
,
3559 info
->irq_level
, info
->max_frame_size
);
3561 #if SYNCLINK_GENERIC_HDLC
3566 static const struct tty_port_operations slgt_port_ops
= {
3567 .carrier_raised
= carrier_raised
,
3572 * allocate device instance structure, return NULL on failure
3574 static struct slgt_info
*alloc_dev(int adapter_num
, int port_num
, struct pci_dev
*pdev
)
3576 struct slgt_info
*info
;
3578 info
= kzalloc(sizeof(struct slgt_info
), GFP_KERNEL
);
3581 DBGERR(("%s device alloc failed adapter=%d port=%d\n",
3582 driver_name
, adapter_num
, port_num
));
3584 tty_port_init(&info
->port
);
3585 info
->port
.ops
= &slgt_port_ops
;
3586 info
->magic
= MGSL_MAGIC
;
3587 INIT_WORK(&info
->task
, bh_handler
);
3588 info
->max_frame_size
= 4096;
3589 info
->base_clock
= 14745600;
3590 info
->rbuf_fill_level
= DMABUFSIZE
;
3591 info
->port
.close_delay
= 5*HZ
/10;
3592 info
->port
.closing_wait
= 30*HZ
;
3593 init_waitqueue_head(&info
->status_event_wait_q
);
3594 init_waitqueue_head(&info
->event_wait_q
);
3595 spin_lock_init(&info
->netlock
);
3596 memcpy(&info
->params
,&default_params
,sizeof(MGSL_PARAMS
));
3597 info
->idle_mode
= HDLC_TXIDLE_FLAGS
;
3598 info
->adapter_num
= adapter_num
;
3599 info
->port_num
= port_num
;
3601 setup_timer(&info
->tx_timer
, tx_timeout
, (unsigned long)info
);
3602 setup_timer(&info
->rx_timer
, rx_timeout
, (unsigned long)info
);
3604 /* Copy configuration info to device instance data */
3606 info
->irq_level
= pdev
->irq
;
3607 info
->phys_reg_addr
= pci_resource_start(pdev
,0);
3609 info
->bus_type
= MGSL_BUS_TYPE_PCI
;
3610 info
->irq_flags
= IRQF_SHARED
;
3612 info
->init_error
= -1; /* assume error, set to 0 on successful init */
3618 static void device_init(int adapter_num
, struct pci_dev
*pdev
)
3620 struct slgt_info
*port_array
[SLGT_MAX_PORTS
];
3624 if (pdev
->device
== SYNCLINK_GT2_DEVICE_ID
)
3626 else if (pdev
->device
== SYNCLINK_GT4_DEVICE_ID
)
3629 /* allocate device instances for all ports */
3630 for (i
=0; i
< port_count
; ++i
) {
3631 port_array
[i
] = alloc_dev(adapter_num
, i
, pdev
);
3632 if (port_array
[i
] == NULL
) {
3633 for (--i
; i
>= 0; --i
) {
3634 tty_port_destroy(&port_array
[i
]->port
);
3635 kfree(port_array
[i
]);
3641 /* give copy of port_array to all ports and add to device list */
3642 for (i
=0; i
< port_count
; ++i
) {
3643 memcpy(port_array
[i
]->port_array
, port_array
, sizeof(port_array
));
3644 add_device(port_array
[i
]);
3645 port_array
[i
]->port_count
= port_count
;
3646 spin_lock_init(&port_array
[i
]->lock
);
3649 /* Allocate and claim adapter resources */
3650 if (!claim_resources(port_array
[0])) {
3652 alloc_dma_bufs(port_array
[0]);
3654 /* copy resource information from first port to others */
3655 for (i
= 1; i
< port_count
; ++i
) {
3656 port_array
[i
]->irq_level
= port_array
[0]->irq_level
;
3657 port_array
[i
]->reg_addr
= port_array
[0]->reg_addr
;
3658 alloc_dma_bufs(port_array
[i
]);
3661 if (request_irq(port_array
[0]->irq_level
,
3663 port_array
[0]->irq_flags
,
3664 port_array
[0]->device_name
,
3665 port_array
[0]) < 0) {
3666 DBGERR(("%s request_irq failed IRQ=%d\n",
3667 port_array
[0]->device_name
,
3668 port_array
[0]->irq_level
));
3670 port_array
[0]->irq_requested
= true;
3671 adapter_test(port_array
[0]);
3672 for (i
=1 ; i
< port_count
; i
++) {
3673 port_array
[i
]->init_error
= port_array
[0]->init_error
;
3674 port_array
[i
]->gpio_present
= port_array
[0]->gpio_present
;
3679 for (i
= 0; i
< port_count
; ++i
) {
3680 struct slgt_info
*info
= port_array
[i
];
3681 tty_port_register_device(&info
->port
, serial_driver
, info
->line
,
3686 static int init_one(struct pci_dev
*dev
,
3687 const struct pci_device_id
*ent
)
3689 if (pci_enable_device(dev
)) {
3690 printk("error enabling pci device %p\n", dev
);
3693 pci_set_master(dev
);
3694 device_init(slgt_device_count
, dev
);
3698 static void remove_one(struct pci_dev
*dev
)
3702 static const struct tty_operations ops
= {
3706 .put_char
= put_char
,
3707 .flush_chars
= flush_chars
,
3708 .write_room
= write_room
,
3709 .chars_in_buffer
= chars_in_buffer
,
3710 .flush_buffer
= flush_buffer
,
3712 .compat_ioctl
= slgt_compat_ioctl
,
3713 .throttle
= throttle
,
3714 .unthrottle
= unthrottle
,
3715 .send_xchar
= send_xchar
,
3716 .break_ctl
= set_break
,
3717 .wait_until_sent
= wait_until_sent
,
3718 .set_termios
= set_termios
,
3720 .start
= tx_release
,
3722 .tiocmget
= tiocmget
,
3723 .tiocmset
= tiocmset
,
3724 .get_icount
= get_icount
,
3725 .proc_fops
= &synclink_gt_proc_fops
,
3728 static void slgt_cleanup(void)
3731 struct slgt_info
*info
;
3732 struct slgt_info
*tmp
;
3734 printk(KERN_INFO
"unload %s\n", driver_name
);
3736 if (serial_driver
) {
3737 for (info
=slgt_device_list
; info
!= NULL
; info
=info
->next_device
)
3738 tty_unregister_device(serial_driver
, info
->line
);
3739 rc
= tty_unregister_driver(serial_driver
);
3741 DBGERR(("tty_unregister_driver error=%d\n", rc
));
3742 put_tty_driver(serial_driver
);
3746 info
= slgt_device_list
;
3749 info
= info
->next_device
;
3752 /* release devices */
3753 info
= slgt_device_list
;
3755 #if SYNCLINK_GENERIC_HDLC
3758 free_dma_bufs(info
);
3759 free_tmp_rbuf(info
);
3760 if (info
->port_num
== 0)
3761 release_resources(info
);
3763 info
= info
->next_device
;
3764 tty_port_destroy(&tmp
->port
);
3769 pci_unregister_driver(&pci_driver
);
3773 * Driver initialization entry point.
3775 static int __init
slgt_init(void)
3779 printk(KERN_INFO
"%s\n", driver_name
);
3781 serial_driver
= alloc_tty_driver(MAX_DEVICES
);
3782 if (!serial_driver
) {
3783 printk("%s can't allocate tty driver\n", driver_name
);
3787 /* Initialize the tty_driver structure */
3789 serial_driver
->driver_name
= slgt_driver_name
;
3790 serial_driver
->name
= tty_dev_prefix
;
3791 serial_driver
->major
= ttymajor
;
3792 serial_driver
->minor_start
= 64;
3793 serial_driver
->type
= TTY_DRIVER_TYPE_SERIAL
;
3794 serial_driver
->subtype
= SERIAL_TYPE_NORMAL
;
3795 serial_driver
->init_termios
= tty_std_termios
;
3796 serial_driver
->init_termios
.c_cflag
=
3797 B9600
| CS8
| CREAD
| HUPCL
| CLOCAL
;
3798 serial_driver
->init_termios
.c_ispeed
= 9600;
3799 serial_driver
->init_termios
.c_ospeed
= 9600;
3800 serial_driver
->flags
= TTY_DRIVER_REAL_RAW
| TTY_DRIVER_DYNAMIC_DEV
;
3801 tty_set_operations(serial_driver
, &ops
);
3802 if ((rc
= tty_register_driver(serial_driver
)) < 0) {
3803 DBGERR(("%s can't register serial driver\n", driver_name
));
3804 put_tty_driver(serial_driver
);
3805 serial_driver
= NULL
;
3809 printk(KERN_INFO
"%s, tty major#%d\n",
3810 driver_name
, serial_driver
->major
);
3812 slgt_device_count
= 0;
3813 if ((rc
= pci_register_driver(&pci_driver
)) < 0) {
3814 printk("%s pci_register_driver error=%d\n", driver_name
, rc
);
3817 pci_registered
= true;
3819 if (!slgt_device_list
)
3820 printk("%s no devices found\n",driver_name
);
3829 static void __exit
slgt_exit(void)
3834 module_init(slgt_init
);
3835 module_exit(slgt_exit
);
3838 * register access routines
3841 #define CALC_REGADDR() \
3842 unsigned long reg_addr = ((unsigned long)info->reg_addr) + addr; \
3844 reg_addr += (info->port_num) * 32; \
3845 else if (addr >= 0x40) \
3846 reg_addr += (info->port_num) * 16;
3848 static __u8
rd_reg8(struct slgt_info
*info
, unsigned int addr
)
3851 return readb((void __iomem
*)reg_addr
);
3854 static void wr_reg8(struct slgt_info
*info
, unsigned int addr
, __u8 value
)
3857 writeb(value
, (void __iomem
*)reg_addr
);
3860 static __u16
rd_reg16(struct slgt_info
*info
, unsigned int addr
)
3863 return readw((void __iomem
*)reg_addr
);
3866 static void wr_reg16(struct slgt_info
*info
, unsigned int addr
, __u16 value
)
3869 writew(value
, (void __iomem
*)reg_addr
);
3872 static __u32
rd_reg32(struct slgt_info
*info
, unsigned int addr
)
3875 return readl((void __iomem
*)reg_addr
);
3878 static void wr_reg32(struct slgt_info
*info
, unsigned int addr
, __u32 value
)
3881 writel(value
, (void __iomem
*)reg_addr
);
3884 static void rdma_reset(struct slgt_info
*info
)
3889 wr_reg32(info
, RDCSR
, BIT1
);
3891 /* wait for enable bit cleared */
3892 for(i
=0 ; i
< 1000 ; i
++)
3893 if (!(rd_reg32(info
, RDCSR
) & BIT0
))
3897 static void tdma_reset(struct slgt_info
*info
)
3902 wr_reg32(info
, TDCSR
, BIT1
);
3904 /* wait for enable bit cleared */
3905 for(i
=0 ; i
< 1000 ; i
++)
3906 if (!(rd_reg32(info
, TDCSR
) & BIT0
))
3911 * enable internal loopback
3912 * TxCLK and RxCLK are generated from BRG
3913 * and TxD is looped back to RxD internally.
3915 static void enable_loopback(struct slgt_info
*info
)
3917 /* SCR (serial control) BIT2=loopback enable */
3918 wr_reg16(info
, SCR
, (unsigned short)(rd_reg16(info
, SCR
) | BIT2
));
3920 if (info
->params
.mode
!= MGSL_MODE_ASYNC
) {
3921 /* CCR (clock control)
3922 * 07..05 tx clock source (010 = BRG)
3923 * 04..02 rx clock source (010 = BRG)
3924 * 01 auxclk enable (0 = disable)
3925 * 00 BRG enable (1 = enable)
3929 wr_reg8(info
, CCR
, 0x49);
3931 /* set speed if available, otherwise use default */
3932 if (info
->params
.clock_speed
)
3933 set_rate(info
, info
->params
.clock_speed
);
3935 set_rate(info
, 3686400);
3940 * set baud rate generator to specified rate
3942 static void set_rate(struct slgt_info
*info
, u32 rate
)
3945 unsigned int osc
= info
->base_clock
;
3947 /* div = osc/rate - 1
3949 * Round div up if osc/rate is not integer to
3950 * force to next slowest rate.
3955 if (!(osc
% rate
) && div
)
3957 wr_reg16(info
, BDR
, (unsigned short)div
);
3961 static void rx_stop(struct slgt_info
*info
)
3965 /* disable and reset receiver */
3966 val
= rd_reg16(info
, RCR
) & ~BIT1
; /* clear enable bit */
3967 wr_reg16(info
, RCR
, (unsigned short)(val
| BIT2
)); /* set reset bit */
3968 wr_reg16(info
, RCR
, val
); /* clear reset bit */
3970 slgt_irq_off(info
, IRQ_RXOVER
+ IRQ_RXDATA
+ IRQ_RXIDLE
);
3972 /* clear pending rx interrupts */
3973 wr_reg16(info
, SSR
, IRQ_RXIDLE
+ IRQ_RXOVER
);
3977 info
->rx_enabled
= false;
3978 info
->rx_restart
= false;
3981 static void rx_start(struct slgt_info
*info
)
3985 slgt_irq_off(info
, IRQ_RXOVER
+ IRQ_RXDATA
);
3987 /* clear pending rx overrun IRQ */
3988 wr_reg16(info
, SSR
, IRQ_RXOVER
);
3990 /* reset and disable receiver */
3991 val
= rd_reg16(info
, RCR
) & ~BIT1
; /* clear enable bit */
3992 wr_reg16(info
, RCR
, (unsigned short)(val
| BIT2
)); /* set reset bit */
3993 wr_reg16(info
, RCR
, val
); /* clear reset bit */
3999 /* rx request when rx FIFO not empty */
4000 wr_reg16(info
, SCR
, (unsigned short)(rd_reg16(info
, SCR
) & ~BIT14
));
4001 slgt_irq_on(info
, IRQ_RXDATA
);
4002 if (info
->params
.mode
== MGSL_MODE_ASYNC
) {
4003 /* enable saving of rx status */
4004 wr_reg32(info
, RDCSR
, BIT6
);
4007 /* rx request when rx FIFO half full */
4008 wr_reg16(info
, SCR
, (unsigned short)(rd_reg16(info
, SCR
) | BIT14
));
4009 /* set 1st descriptor address */
4010 wr_reg32(info
, RDDAR
, info
->rbufs
[0].pdesc
);
4012 if (info
->params
.mode
!= MGSL_MODE_ASYNC
) {
4013 /* enable rx DMA and DMA interrupt */
4014 wr_reg32(info
, RDCSR
, (BIT2
+ BIT0
));
4016 /* enable saving of rx status, rx DMA and DMA interrupt */
4017 wr_reg32(info
, RDCSR
, (BIT6
+ BIT2
+ BIT0
));
4021 slgt_irq_on(info
, IRQ_RXOVER
);
4023 /* enable receiver */
4024 wr_reg16(info
, RCR
, (unsigned short)(rd_reg16(info
, RCR
) | BIT1
));
4026 info
->rx_restart
= false;
4027 info
->rx_enabled
= true;
4030 static void tx_start(struct slgt_info
*info
)
4032 if (!info
->tx_enabled
) {
4034 (unsigned short)((rd_reg16(info
, TCR
) | BIT1
) & ~BIT2
));
4035 info
->tx_enabled
= true;
4038 if (desc_count(info
->tbufs
[info
->tbuf_start
])) {
4039 info
->drop_rts_on_tx_done
= false;
4041 if (info
->params
.mode
!= MGSL_MODE_ASYNC
) {
4042 if (info
->params
.flags
& HDLC_FLAG_AUTO_RTS
) {
4044 if (!(info
->signals
& SerialSignal_RTS
)) {
4045 info
->signals
|= SerialSignal_RTS
;
4047 info
->drop_rts_on_tx_done
= true;
4051 slgt_irq_off(info
, IRQ_TXDATA
);
4052 slgt_irq_on(info
, IRQ_TXUNDER
+ IRQ_TXIDLE
);
4053 /* clear tx idle and underrun status bits */
4054 wr_reg16(info
, SSR
, (unsigned short)(IRQ_TXIDLE
+ IRQ_TXUNDER
));
4056 slgt_irq_off(info
, IRQ_TXDATA
);
4057 slgt_irq_on(info
, IRQ_TXIDLE
);
4058 /* clear tx idle status bit */
4059 wr_reg16(info
, SSR
, IRQ_TXIDLE
);
4061 /* set 1st descriptor address and start DMA */
4062 wr_reg32(info
, TDDAR
, info
->tbufs
[info
->tbuf_start
].pdesc
);
4063 wr_reg32(info
, TDCSR
, BIT2
+ BIT0
);
4064 info
->tx_active
= true;
4068 static void tx_stop(struct slgt_info
*info
)
4072 del_timer(&info
->tx_timer
);
4076 /* reset and disable transmitter */
4077 val
= rd_reg16(info
, TCR
) & ~BIT1
; /* clear enable bit */
4078 wr_reg16(info
, TCR
, (unsigned short)(val
| BIT2
)); /* set reset bit */
4080 slgt_irq_off(info
, IRQ_TXDATA
+ IRQ_TXIDLE
+ IRQ_TXUNDER
);
4082 /* clear tx idle and underrun status bit */
4083 wr_reg16(info
, SSR
, (unsigned short)(IRQ_TXIDLE
+ IRQ_TXUNDER
));
4087 info
->tx_enabled
= false;
4088 info
->tx_active
= false;
4091 static void reset_port(struct slgt_info
*info
)
4093 if (!info
->reg_addr
)
4099 info
->signals
&= ~(SerialSignal_RTS
| SerialSignal_DTR
);
4102 slgt_irq_off(info
, IRQ_ALL
| IRQ_MASTER
);
4105 static void reset_adapter(struct slgt_info
*info
)
4108 for (i
=0; i
< info
->port_count
; ++i
) {
4109 if (info
->port_array
[i
])
4110 reset_port(info
->port_array
[i
]);
4114 static void async_mode(struct slgt_info
*info
)
4118 slgt_irq_off(info
, IRQ_ALL
| IRQ_MASTER
);
4124 * 15..13 mode, 010=async
4125 * 12..10 encoding, 000=NRZ
4127 * 08 1=odd parity, 0=even parity
4128 * 07 1=RTS driver control
4130 * 05..04 character length
4135 * 03 0=1 stop bit, 1=2 stop bits
4138 * 00 auto-CTS enable
4142 if (info
->if_mode
& MGSL_INTERFACE_RTS_EN
)
4145 if (info
->params
.parity
!= ASYNC_PARITY_NONE
) {
4147 if (info
->params
.parity
== ASYNC_PARITY_ODD
)
4151 switch (info
->params
.data_bits
)
4153 case 6: val
|= BIT4
; break;
4154 case 7: val
|= BIT5
; break;
4155 case 8: val
|= BIT5
+ BIT4
; break;
4158 if (info
->params
.stop_bits
!= 1)
4161 if (info
->params
.flags
& HDLC_FLAG_AUTO_CTS
)
4164 wr_reg16(info
, TCR
, val
);
4168 * 15..13 mode, 010=async
4169 * 12..10 encoding, 000=NRZ
4171 * 08 1=odd parity, 0=even parity
4172 * 07..06 reserved, must be 0
4173 * 05..04 character length
4178 * 03 reserved, must be zero
4181 * 00 auto-DCD enable
4185 if (info
->params
.parity
!= ASYNC_PARITY_NONE
) {
4187 if (info
->params
.parity
== ASYNC_PARITY_ODD
)
4191 switch (info
->params
.data_bits
)
4193 case 6: val
|= BIT4
; break;
4194 case 7: val
|= BIT5
; break;
4195 case 8: val
|= BIT5
+ BIT4
; break;
4198 if (info
->params
.flags
& HDLC_FLAG_AUTO_DCD
)
4201 wr_reg16(info
, RCR
, val
);
4203 /* CCR (clock control)
4205 * 07..05 011 = tx clock source is BRG/16
4206 * 04..02 010 = rx clock source is BRG
4207 * 01 0 = auxclk disabled
4208 * 00 1 = BRG enabled
4212 wr_reg8(info
, CCR
, 0x69);
4216 /* SCR (serial control)
4218 * 15 1=tx req on FIFO half empty
4219 * 14 1=rx req on FIFO half full
4220 * 13 tx data IRQ enable
4221 * 12 tx idle IRQ enable
4222 * 11 rx break on IRQ enable
4223 * 10 rx data IRQ enable
4224 * 09 rx break off IRQ enable
4225 * 08 overrun IRQ enable
4230 * 03 0=16x sampling, 1=8x sampling
4231 * 02 1=txd->rxd internal loopback enable
4232 * 01 reserved, must be zero
4233 * 00 1=master IRQ enable
4235 val
= BIT15
+ BIT14
+ BIT0
;
4236 /* JCR[8] : 1 = x8 async mode feature available */
4237 if ((rd_reg32(info
, JCR
) & BIT8
) && info
->params
.data_rate
&&
4238 ((info
->base_clock
< (info
->params
.data_rate
* 16)) ||
4239 (info
->base_clock
% (info
->params
.data_rate
* 16)))) {
4240 /* use 8x sampling */
4242 set_rate(info
, info
->params
.data_rate
* 8);
4244 /* use 16x sampling */
4245 set_rate(info
, info
->params
.data_rate
* 16);
4247 wr_reg16(info
, SCR
, val
);
4249 slgt_irq_on(info
, IRQ_RXBREAK
| IRQ_RXOVER
);
4251 if (info
->params
.loopback
)
4252 enable_loopback(info
);
4255 static void sync_mode(struct slgt_info
*info
)
4259 slgt_irq_off(info
, IRQ_ALL
| IRQ_MASTER
);
4267 * 001=raw bit synchronous
4268 * 010=asynchronous/isochronous
4269 * 011=monosync byte synchronous
4270 * 100=bisync byte synchronous
4271 * 101=xsync byte synchronous
4275 * 07 1=RTS driver control
4276 * 06 preamble enable
4277 * 05..04 preamble length
4278 * 03 share open/close flag
4281 * 00 auto-CTS enable
4285 switch(info
->params
.mode
) {
4286 case MGSL_MODE_XSYNC
:
4287 val
|= BIT15
+ BIT13
;
4289 case MGSL_MODE_MONOSYNC
: val
|= BIT14
+ BIT13
; break;
4290 case MGSL_MODE_BISYNC
: val
|= BIT15
; break;
4291 case MGSL_MODE_RAW
: val
|= BIT13
; break;
4293 if (info
->if_mode
& MGSL_INTERFACE_RTS_EN
)
4296 switch(info
->params
.encoding
)
4298 case HDLC_ENCODING_NRZB
: val
|= BIT10
; break;
4299 case HDLC_ENCODING_NRZI_MARK
: val
|= BIT11
; break;
4300 case HDLC_ENCODING_NRZI
: val
|= BIT11
+ BIT10
; break;
4301 case HDLC_ENCODING_BIPHASE_MARK
: val
|= BIT12
; break;
4302 case HDLC_ENCODING_BIPHASE_SPACE
: val
|= BIT12
+ BIT10
; break;
4303 case HDLC_ENCODING_BIPHASE_LEVEL
: val
|= BIT12
+ BIT11
; break;
4304 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL
: val
|= BIT12
+ BIT11
+ BIT10
; break;
4307 switch (info
->params
.crc_type
& HDLC_CRC_MASK
)
4309 case HDLC_CRC_16_CCITT
: val
|= BIT9
; break;
4310 case HDLC_CRC_32_CCITT
: val
|= BIT9
+ BIT8
; break;
4313 if (info
->params
.preamble
!= HDLC_PREAMBLE_PATTERN_NONE
)
4316 switch (info
->params
.preamble_length
)
4318 case HDLC_PREAMBLE_LENGTH_16BITS
: val
|= BIT5
; break;
4319 case HDLC_PREAMBLE_LENGTH_32BITS
: val
|= BIT4
; break;
4320 case HDLC_PREAMBLE_LENGTH_64BITS
: val
|= BIT5
+ BIT4
; break;
4323 if (info
->params
.flags
& HDLC_FLAG_AUTO_CTS
)
4326 wr_reg16(info
, TCR
, val
);
4328 /* TPR (transmit preamble) */
4330 switch (info
->params
.preamble
)
4332 case HDLC_PREAMBLE_PATTERN_FLAGS
: val
= 0x7e; break;
4333 case HDLC_PREAMBLE_PATTERN_ONES
: val
= 0xff; break;
4334 case HDLC_PREAMBLE_PATTERN_ZEROS
: val
= 0x00; break;
4335 case HDLC_PREAMBLE_PATTERN_10
: val
= 0x55; break;
4336 case HDLC_PREAMBLE_PATTERN_01
: val
= 0xaa; break;
4337 default: val
= 0x7e; break;
4339 wr_reg8(info
, TPR
, (unsigned char)val
);
4345 * 001=raw bit synchronous
4346 * 010=asynchronous/isochronous
4347 * 011=monosync byte synchronous
4348 * 100=bisync byte synchronous
4349 * 101=xsync byte synchronous
4353 * 07..03 reserved, must be 0
4356 * 00 auto-DCD enable
4360 switch(info
->params
.mode
) {
4361 case MGSL_MODE_XSYNC
:
4362 val
|= BIT15
+ BIT13
;
4364 case MGSL_MODE_MONOSYNC
: val
|= BIT14
+ BIT13
; break;
4365 case MGSL_MODE_BISYNC
: val
|= BIT15
; break;
4366 case MGSL_MODE_RAW
: val
|= BIT13
; break;
4369 switch(info
->params
.encoding
)
4371 case HDLC_ENCODING_NRZB
: val
|= BIT10
; break;
4372 case HDLC_ENCODING_NRZI_MARK
: val
|= BIT11
; break;
4373 case HDLC_ENCODING_NRZI
: val
|= BIT11
+ BIT10
; break;
4374 case HDLC_ENCODING_BIPHASE_MARK
: val
|= BIT12
; break;
4375 case HDLC_ENCODING_BIPHASE_SPACE
: val
|= BIT12
+ BIT10
; break;
4376 case HDLC_ENCODING_BIPHASE_LEVEL
: val
|= BIT12
+ BIT11
; break;
4377 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL
: val
|= BIT12
+ BIT11
+ BIT10
; break;
4380 switch (info
->params
.crc_type
& HDLC_CRC_MASK
)
4382 case HDLC_CRC_16_CCITT
: val
|= BIT9
; break;
4383 case HDLC_CRC_32_CCITT
: val
|= BIT9
+ BIT8
; break;
4386 if (info
->params
.flags
& HDLC_FLAG_AUTO_DCD
)
4389 wr_reg16(info
, RCR
, val
);
4391 /* CCR (clock control)
4393 * 07..05 tx clock source
4394 * 04..02 rx clock source
4400 if (info
->params
.flags
& HDLC_FLAG_TXC_BRG
)
4402 // when RxC source is DPLL, BRG generates 16X DPLL
4403 // reference clock, so take TxC from BRG/16 to get
4404 // transmit clock at actual data rate
4405 if (info
->params
.flags
& HDLC_FLAG_RXC_DPLL
)
4406 val
|= BIT6
+ BIT5
; /* 011, txclk = BRG/16 */
4408 val
|= BIT6
; /* 010, txclk = BRG */
4410 else if (info
->params
.flags
& HDLC_FLAG_TXC_DPLL
)
4411 val
|= BIT7
; /* 100, txclk = DPLL Input */
4412 else if (info
->params
.flags
& HDLC_FLAG_TXC_RXCPIN
)
4413 val
|= BIT5
; /* 001, txclk = RXC Input */
4415 if (info
->params
.flags
& HDLC_FLAG_RXC_BRG
)
4416 val
|= BIT3
; /* 010, rxclk = BRG */
4417 else if (info
->params
.flags
& HDLC_FLAG_RXC_DPLL
)
4418 val
|= BIT4
; /* 100, rxclk = DPLL */
4419 else if (info
->params
.flags
& HDLC_FLAG_RXC_TXCPIN
)
4420 val
|= BIT2
; /* 001, rxclk = TXC Input */
4422 if (info
->params
.clock_speed
)
4425 wr_reg8(info
, CCR
, (unsigned char)val
);
4427 if (info
->params
.flags
& (HDLC_FLAG_TXC_DPLL
+ HDLC_FLAG_RXC_DPLL
))
4429 // program DPLL mode
4430 switch(info
->params
.encoding
)
4432 case HDLC_ENCODING_BIPHASE_MARK
:
4433 case HDLC_ENCODING_BIPHASE_SPACE
:
4435 case HDLC_ENCODING_BIPHASE_LEVEL
:
4436 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL
:
4437 val
= BIT7
+ BIT6
; break;
4438 default: val
= BIT6
; // NRZ encodings
4440 wr_reg16(info
, RCR
, (unsigned short)(rd_reg16(info
, RCR
) | val
));
4442 // DPLL requires a 16X reference clock from BRG
4443 set_rate(info
, info
->params
.clock_speed
* 16);
4446 set_rate(info
, info
->params
.clock_speed
);
4452 /* SCR (serial control)
4454 * 15 1=tx req on FIFO half empty
4455 * 14 1=rx req on FIFO half full
4456 * 13 tx data IRQ enable
4457 * 12 tx idle IRQ enable
4458 * 11 underrun IRQ enable
4459 * 10 rx data IRQ enable
4460 * 09 rx idle IRQ enable
4461 * 08 overrun IRQ enable
4466 * 03 reserved, must be zero
4467 * 02 1=txd->rxd internal loopback enable
4468 * 01 reserved, must be zero
4469 * 00 1=master IRQ enable
4471 wr_reg16(info
, SCR
, BIT15
+ BIT14
+ BIT0
);
4473 if (info
->params
.loopback
)
4474 enable_loopback(info
);
4478 * set transmit idle mode
4480 static void tx_set_idle(struct slgt_info
*info
)
4485 /* if preamble enabled (tcr[6] == 1) then tx idle size = 8 bits
4486 * else tcr[5:4] = tx idle size: 00 = 8 bits, 01 = 16 bits
4488 tcr
= rd_reg16(info
, TCR
);
4489 if (info
->idle_mode
& HDLC_TXIDLE_CUSTOM_16
) {
4490 /* disable preamble, set idle size to 16 bits */
4491 tcr
= (tcr
& ~(BIT6
+ BIT5
)) | BIT4
;
4492 /* MSB of 16 bit idle specified in tx preamble register (TPR) */
4493 wr_reg8(info
, TPR
, (unsigned char)((info
->idle_mode
>> 8) & 0xff));
4494 } else if (!(tcr
& BIT6
)) {
4495 /* preamble is disabled, set idle size to 8 bits */
4496 tcr
&= ~(BIT5
+ BIT4
);
4498 wr_reg16(info
, TCR
, tcr
);
4500 if (info
->idle_mode
& (HDLC_TXIDLE_CUSTOM_8
| HDLC_TXIDLE_CUSTOM_16
)) {
4501 /* LSB of custom tx idle specified in tx idle register */
4502 val
= (unsigned char)(info
->idle_mode
& 0xff);
4504 /* standard 8 bit idle patterns */
4505 switch(info
->idle_mode
)
4507 case HDLC_TXIDLE_FLAGS
: val
= 0x7e; break;
4508 case HDLC_TXIDLE_ALT_ZEROS_ONES
:
4509 case HDLC_TXIDLE_ALT_MARK_SPACE
: val
= 0xaa; break;
4510 case HDLC_TXIDLE_ZEROS
:
4511 case HDLC_TXIDLE_SPACE
: val
= 0x00; break;
4512 default: val
= 0xff;
4516 wr_reg8(info
, TIR
, val
);
4520 * get state of V24 status (input) signals
4522 static void get_signals(struct slgt_info
*info
)
4524 unsigned short status
= rd_reg16(info
, SSR
);
4526 /* clear all serial signals except RTS and DTR */
4527 info
->signals
&= SerialSignal_RTS
| SerialSignal_DTR
;
4530 info
->signals
|= SerialSignal_DSR
;
4532 info
->signals
|= SerialSignal_CTS
;
4534 info
->signals
|= SerialSignal_DCD
;
4536 info
->signals
|= SerialSignal_RI
;
4540 * set V.24 Control Register based on current configuration
4542 static void msc_set_vcr(struct slgt_info
*info
)
4544 unsigned char val
= 0;
4546 /* VCR (V.24 control)
4548 * 07..04 serial IF select
4555 switch(info
->if_mode
& MGSL_INTERFACE_MASK
)
4557 case MGSL_INTERFACE_RS232
:
4558 val
|= BIT5
; /* 0010 */
4560 case MGSL_INTERFACE_V35
:
4561 val
|= BIT7
+ BIT6
+ BIT5
; /* 1110 */
4563 case MGSL_INTERFACE_RS422
:
4564 val
|= BIT6
; /* 0100 */
4568 if (info
->if_mode
& MGSL_INTERFACE_MSB_FIRST
)
4570 if (info
->signals
& SerialSignal_DTR
)
4572 if (info
->signals
& SerialSignal_RTS
)
4574 if (info
->if_mode
& MGSL_INTERFACE_LL
)
4576 if (info
->if_mode
& MGSL_INTERFACE_RL
)
4578 wr_reg8(info
, VCR
, val
);
4582 * set state of V24 control (output) signals
4584 static void set_signals(struct slgt_info
*info
)
4586 unsigned char val
= rd_reg8(info
, VCR
);
4587 if (info
->signals
& SerialSignal_DTR
)
4591 if (info
->signals
& SerialSignal_RTS
)
4595 wr_reg8(info
, VCR
, val
);
4599 * free range of receive DMA buffers (i to last)
4601 static void free_rbufs(struct slgt_info
*info
, unsigned int i
, unsigned int last
)
4606 /* reset current buffer for reuse */
4607 info
->rbufs
[i
].status
= 0;
4608 set_desc_count(info
->rbufs
[i
], info
->rbuf_fill_level
);
4611 if (++i
== info
->rbuf_count
)
4614 info
->rbuf_current
= i
;
4618 * mark all receive DMA buffers as free
4620 static void reset_rbufs(struct slgt_info
*info
)
4622 free_rbufs(info
, 0, info
->rbuf_count
- 1);
4623 info
->rbuf_fill_index
= 0;
4624 info
->rbuf_fill_count
= 0;
4628 * pass receive HDLC frame to upper layer
4630 * return true if frame available, otherwise false
4632 static bool rx_get_frame(struct slgt_info
*info
)
4634 unsigned int start
, end
;
4635 unsigned short status
;
4636 unsigned int framesize
= 0;
4637 unsigned long flags
;
4638 struct tty_struct
*tty
= info
->port
.tty
;
4639 unsigned char addr_field
= 0xff;
4640 unsigned int crc_size
= 0;
4642 switch (info
->params
.crc_type
& HDLC_CRC_MASK
) {
4643 case HDLC_CRC_16_CCITT
: crc_size
= 2; break;
4644 case HDLC_CRC_32_CCITT
: crc_size
= 4; break;
4651 start
= end
= info
->rbuf_current
;
4654 if (!desc_complete(info
->rbufs
[end
]))
4657 if (framesize
== 0 && info
->params
.addr_filter
!= 0xff)
4658 addr_field
= info
->rbufs
[end
].buf
[0];
4660 framesize
+= desc_count(info
->rbufs
[end
]);
4662 if (desc_eof(info
->rbufs
[end
]))
4665 if (++end
== info
->rbuf_count
)
4668 if (end
== info
->rbuf_current
) {
4669 if (info
->rx_enabled
){
4670 spin_lock_irqsave(&info
->lock
,flags
);
4672 spin_unlock_irqrestore(&info
->lock
,flags
);
4680 * 15 buffer complete
4683 * 02 eof (end of frame)
4687 status
= desc_status(info
->rbufs
[end
]);
4689 /* ignore CRC bit if not using CRC (bit is undefined) */
4690 if ((info
->params
.crc_type
& HDLC_CRC_MASK
) == HDLC_CRC_NONE
)
4693 if (framesize
== 0 ||
4694 (addr_field
!= 0xff && addr_field
!= info
->params
.addr_filter
)) {
4695 free_rbufs(info
, start
, end
);
4699 if (framesize
< (2 + crc_size
) || status
& BIT0
) {
4700 info
->icount
.rxshort
++;
4702 } else if (status
& BIT1
) {
4703 info
->icount
.rxcrc
++;
4704 if (!(info
->params
.crc_type
& HDLC_CRC_RETURN_EX
))
4708 #if SYNCLINK_GENERIC_HDLC
4709 if (framesize
== 0) {
4710 info
->netdev
->stats
.rx_errors
++;
4711 info
->netdev
->stats
.rx_frame_errors
++;
4715 DBGBH(("%s rx frame status=%04X size=%d\n",
4716 info
->device_name
, status
, framesize
));
4717 DBGDATA(info
, info
->rbufs
[start
].buf
, min_t(int, framesize
, info
->rbuf_fill_level
), "rx");
4720 if (!(info
->params
.crc_type
& HDLC_CRC_RETURN_EX
)) {
4721 framesize
-= crc_size
;
4725 if (framesize
> info
->max_frame_size
+ crc_size
)
4726 info
->icount
.rxlong
++;
4728 /* copy dma buffer(s) to contiguous temp buffer */
4729 int copy_count
= framesize
;
4731 unsigned char *p
= info
->tmp_rbuf
;
4732 info
->tmp_rbuf_count
= framesize
;
4734 info
->icount
.rxok
++;
4737 int partial_count
= min_t(int, copy_count
, info
->rbuf_fill_level
);
4738 memcpy(p
, info
->rbufs
[i
].buf
, partial_count
);
4740 copy_count
-= partial_count
;
4741 if (++i
== info
->rbuf_count
)
4745 if (info
->params
.crc_type
& HDLC_CRC_RETURN_EX
) {
4746 *p
= (status
& BIT1
) ? RX_CRC_ERROR
: RX_OK
;
4750 #if SYNCLINK_GENERIC_HDLC
4752 hdlcdev_rx(info
,info
->tmp_rbuf
, framesize
);
4755 ldisc_receive_buf(tty
, info
->tmp_rbuf
, info
->flag_buf
, framesize
);
4758 free_rbufs(info
, start
, end
);
4766 * pass receive buffer (RAW synchronous mode) to tty layer
4767 * return true if buffer available, otherwise false
4769 static bool rx_get_buf(struct slgt_info
*info
)
4771 unsigned int i
= info
->rbuf_current
;
4774 if (!desc_complete(info
->rbufs
[i
]))
4776 count
= desc_count(info
->rbufs
[i
]);
4777 switch(info
->params
.mode
) {
4778 case MGSL_MODE_MONOSYNC
:
4779 case MGSL_MODE_BISYNC
:
4780 case MGSL_MODE_XSYNC
:
4781 /* ignore residue in byte synchronous modes */
4782 if (desc_residue(info
->rbufs
[i
]))
4786 DBGDATA(info
, info
->rbufs
[i
].buf
, count
, "rx");
4787 DBGINFO(("rx_get_buf size=%d\n", count
));
4789 ldisc_receive_buf(info
->port
.tty
, info
->rbufs
[i
].buf
,
4790 info
->flag_buf
, count
);
4791 free_rbufs(info
, i
, i
);
4795 static void reset_tbufs(struct slgt_info
*info
)
4798 info
->tbuf_current
= 0;
4799 for (i
=0 ; i
< info
->tbuf_count
; i
++) {
4800 info
->tbufs
[i
].status
= 0;
4801 info
->tbufs
[i
].count
= 0;
4806 * return number of free transmit DMA buffers
4808 static unsigned int free_tbuf_count(struct slgt_info
*info
)
4810 unsigned int count
= 0;
4811 unsigned int i
= info
->tbuf_current
;
4815 if (desc_count(info
->tbufs
[i
]))
4816 break; /* buffer in use */
4818 if (++i
== info
->tbuf_count
)
4820 } while (i
!= info
->tbuf_current
);
4822 /* if tx DMA active, last zero count buffer is in use */
4823 if (count
&& (rd_reg32(info
, TDCSR
) & BIT0
))
4830 * return number of bytes in unsent transmit DMA buffers
4831 * and the serial controller tx FIFO
4833 static unsigned int tbuf_bytes(struct slgt_info
*info
)
4835 unsigned int total_count
= 0;
4836 unsigned int i
= info
->tbuf_current
;
4837 unsigned int reg_value
;
4839 unsigned int active_buf_count
= 0;
4842 * Add descriptor counts for all tx DMA buffers.
4843 * If count is zero (cleared by DMA controller after read),
4844 * the buffer is complete or is actively being read from.
4846 * Record buf_count of last buffer with zero count starting
4847 * from current ring position. buf_count is mirror
4848 * copy of count and is not cleared by serial controller.
4849 * If DMA controller is active, that buffer is actively
4850 * being read so add to total.
4853 count
= desc_count(info
->tbufs
[i
]);
4855 total_count
+= count
;
4856 else if (!total_count
)
4857 active_buf_count
= info
->tbufs
[i
].buf_count
;
4858 if (++i
== info
->tbuf_count
)
4860 } while (i
!= info
->tbuf_current
);
4862 /* read tx DMA status register */
4863 reg_value
= rd_reg32(info
, TDCSR
);
4865 /* if tx DMA active, last zero count buffer is in use */
4866 if (reg_value
& BIT0
)
4867 total_count
+= active_buf_count
;
4869 /* add tx FIFO count = reg_value[15..8] */
4870 total_count
+= (reg_value
>> 8) & 0xff;
4872 /* if transmitter active add one byte for shift register */
4873 if (info
->tx_active
)
4880 * load data into transmit DMA buffer ring and start transmitter if needed
4881 * return true if data accepted, otherwise false (buffers full)
4883 static bool tx_load(struct slgt_info
*info
, const char *buf
, unsigned int size
)
4885 unsigned short count
;
4887 struct slgt_desc
*d
;
4889 /* check required buffer space */
4890 if (DIV_ROUND_UP(size
, DMABUFSIZE
) > free_tbuf_count(info
))
4893 DBGDATA(info
, buf
, size
, "tx");
4896 * copy data to one or more DMA buffers in circular ring
4897 * tbuf_start = first buffer for this data
4898 * tbuf_current = next free buffer
4900 * Copy all data before making data visible to DMA controller by
4901 * setting descriptor count of the first buffer.
4902 * This prevents an active DMA controller from reading the first DMA
4903 * buffers of a frame and stopping before the final buffers are filled.
4906 info
->tbuf_start
= i
= info
->tbuf_current
;
4909 d
= &info
->tbufs
[i
];
4911 count
= (unsigned short)((size
> DMABUFSIZE
) ? DMABUFSIZE
: size
);
4912 memcpy(d
->buf
, buf
, count
);
4918 * set EOF bit for last buffer of HDLC frame or
4919 * for every buffer in raw mode
4921 if ((!size
&& info
->params
.mode
== MGSL_MODE_HDLC
) ||
4922 info
->params
.mode
== MGSL_MODE_RAW
)
4923 set_desc_eof(*d
, 1);
4925 set_desc_eof(*d
, 0);
4927 /* set descriptor count for all but first buffer */
4928 if (i
!= info
->tbuf_start
)
4929 set_desc_count(*d
, count
);
4930 d
->buf_count
= count
;
4932 if (++i
== info
->tbuf_count
)
4936 info
->tbuf_current
= i
;
4938 /* set first buffer count to make new data visible to DMA controller */
4939 d
= &info
->tbufs
[info
->tbuf_start
];
4940 set_desc_count(*d
, d
->buf_count
);
4942 /* start transmitter if needed and update transmit timeout */
4943 if (!info
->tx_active
)
4945 update_tx_timer(info
);
4950 static int register_test(struct slgt_info
*info
)
4952 static unsigned short patterns
[] =
4953 {0x0000, 0xffff, 0xaaaa, 0x5555, 0x6969, 0x9696};
4954 static unsigned int count
= ARRAY_SIZE(patterns
);
4958 for (i
=0 ; i
< count
; i
++) {
4959 wr_reg16(info
, TIR
, patterns
[i
]);
4960 wr_reg16(info
, BDR
, patterns
[(i
+1)%count
]);
4961 if ((rd_reg16(info
, TIR
) != patterns
[i
]) ||
4962 (rd_reg16(info
, BDR
) != patterns
[(i
+1)%count
])) {
4967 info
->gpio_present
= (rd_reg32(info
, JCR
) & BIT5
) ? 1 : 0;
4968 info
->init_error
= rc
? 0 : DiagStatus_AddressFailure
;
4972 static int irq_test(struct slgt_info
*info
)
4974 unsigned long timeout
;
4975 unsigned long flags
;
4976 struct tty_struct
*oldtty
= info
->port
.tty
;
4977 u32 speed
= info
->params
.data_rate
;
4979 info
->params
.data_rate
= 921600;
4980 info
->port
.tty
= NULL
;
4982 spin_lock_irqsave(&info
->lock
, flags
);
4984 slgt_irq_on(info
, IRQ_TXIDLE
);
4986 /* enable transmitter */
4988 (unsigned short)(rd_reg16(info
, TCR
) | BIT1
));
4990 /* write one byte and wait for tx idle */
4991 wr_reg16(info
, TDR
, 0);
4993 /* assume failure */
4994 info
->init_error
= DiagStatus_IrqFailure
;
4995 info
->irq_occurred
= false;
4997 spin_unlock_irqrestore(&info
->lock
, flags
);
5000 while(timeout
-- && !info
->irq_occurred
)
5001 msleep_interruptible(10);
5003 spin_lock_irqsave(&info
->lock
,flags
);
5005 spin_unlock_irqrestore(&info
->lock
,flags
);
5007 info
->params
.data_rate
= speed
;
5008 info
->port
.tty
= oldtty
;
5010 info
->init_error
= info
->irq_occurred
? 0 : DiagStatus_IrqFailure
;
5011 return info
->irq_occurred
? 0 : -ENODEV
;
5014 static int loopback_test_rx(struct slgt_info
*info
)
5016 unsigned char *src
, *dest
;
5019 if (desc_complete(info
->rbufs
[0])) {
5020 count
= desc_count(info
->rbufs
[0]);
5021 src
= info
->rbufs
[0].buf
;
5022 dest
= info
->tmp_rbuf
;
5024 for( ; count
; count
-=2, src
+=2) {
5025 /* src=data byte (src+1)=status byte */
5026 if (!(*(src
+1) & (BIT9
+ BIT8
))) {
5029 info
->tmp_rbuf_count
++;
5032 DBGDATA(info
, info
->tmp_rbuf
, info
->tmp_rbuf_count
, "rx");
5038 static int loopback_test(struct slgt_info
*info
)
5040 #define TESTFRAMESIZE 20
5042 unsigned long timeout
;
5043 u16 count
= TESTFRAMESIZE
;
5044 unsigned char buf
[TESTFRAMESIZE
];
5046 unsigned long flags
;
5048 struct tty_struct
*oldtty
= info
->port
.tty
;
5051 memcpy(¶ms
, &info
->params
, sizeof(params
));
5053 info
->params
.mode
= MGSL_MODE_ASYNC
;
5054 info
->params
.data_rate
= 921600;
5055 info
->params
.loopback
= 1;
5056 info
->port
.tty
= NULL
;
5058 /* build and send transmit frame */
5059 for (count
= 0; count
< TESTFRAMESIZE
; ++count
)
5060 buf
[count
] = (unsigned char)count
;
5062 info
->tmp_rbuf_count
= 0;
5063 memset(info
->tmp_rbuf
, 0, TESTFRAMESIZE
);
5065 /* program hardware for HDLC and enabled receiver */
5066 spin_lock_irqsave(&info
->lock
,flags
);
5069 tx_load(info
, buf
, count
);
5070 spin_unlock_irqrestore(&info
->lock
, flags
);
5072 /* wait for receive complete */
5073 for (timeout
= 100; timeout
; --timeout
) {
5074 msleep_interruptible(10);
5075 if (loopback_test_rx(info
)) {
5081 /* verify received frame length and contents */
5082 if (!rc
&& (info
->tmp_rbuf_count
!= count
||
5083 memcmp(buf
, info
->tmp_rbuf
, count
))) {
5087 spin_lock_irqsave(&info
->lock
,flags
);
5088 reset_adapter(info
);
5089 spin_unlock_irqrestore(&info
->lock
,flags
);
5091 memcpy(&info
->params
, ¶ms
, sizeof(info
->params
));
5092 info
->port
.tty
= oldtty
;
5094 info
->init_error
= rc
? DiagStatus_DmaFailure
: 0;
5098 static int adapter_test(struct slgt_info
*info
)
5100 DBGINFO(("testing %s\n", info
->device_name
));
5101 if (register_test(info
) < 0) {
5102 printk("register test failure %s addr=%08X\n",
5103 info
->device_name
, info
->phys_reg_addr
);
5104 } else if (irq_test(info
) < 0) {
5105 printk("IRQ test failure %s IRQ=%d\n",
5106 info
->device_name
, info
->irq_level
);
5107 } else if (loopback_test(info
) < 0) {
5108 printk("loopback test failure %s\n", info
->device_name
);
5110 return info
->init_error
;
5114 * transmit timeout handler
5116 static void tx_timeout(unsigned long context
)
5118 struct slgt_info
*info
= (struct slgt_info
*)context
;
5119 unsigned long flags
;
5121 DBGINFO(("%s tx_timeout\n", info
->device_name
));
5122 if(info
->tx_active
&& info
->params
.mode
== MGSL_MODE_HDLC
) {
5123 info
->icount
.txtimeout
++;
5125 spin_lock_irqsave(&info
->lock
,flags
);
5127 spin_unlock_irqrestore(&info
->lock
,flags
);
5129 #if SYNCLINK_GENERIC_HDLC
5131 hdlcdev_tx_done(info
);
5138 * receive buffer polling timer
5140 static void rx_timeout(unsigned long context
)
5142 struct slgt_info
*info
= (struct slgt_info
*)context
;
5143 unsigned long flags
;
5145 DBGINFO(("%s rx_timeout\n", info
->device_name
));
5146 spin_lock_irqsave(&info
->lock
, flags
);
5147 info
->pending_bh
|= BH_RECEIVE
;
5148 spin_unlock_irqrestore(&info
->lock
, flags
);
5149 bh_handler(&info
->task
);