2 * 8253/8254 interval timer emulation
4 * Copyright (c) 2003-2004 Fabrice Bellard
5 * Copyright (c) 2006 Intel Corporation
6 * Copyright (c) 2007 Keir Fraser, XenSource Inc
7 * Copyright (c) 2008 Intel Corporation
9 * Permission is hereby granted, free of charge, to any person obtaining a copy
10 * of this software and associated documentation files (the "Software"), to deal
11 * in the Software without restriction, including without limitation the rights
12 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
13 * copies of the Software, and to permit persons to whom the Software is
14 * furnished to do so, subject to the following conditions:
16 * The above copyright notice and this permission notice shall be included in
17 * all copies or substantial portions of the Software.
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
24 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
28 * Sheng Yang <sheng.yang@intel.com>
29 * Based on QEMU and Xen.
32 #include <linux/kvm_host.h>
38 #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
40 #define mod_64(x, y) ((x) % (y))
43 #define RW_STATE_LSB 1
44 #define RW_STATE_MSB 2
45 #define RW_STATE_WORD0 3
46 #define RW_STATE_WORD1 4
48 /* Compute with 96 bit intermediate result: (a*b)/c */
49 static u64
muldiv64(u64 a
, u32 b
, u32 c
)
60 rl
= (u64
)u
.l
.low
* (u64
)b
;
61 rh
= (u64
)u
.l
.high
* (u64
)b
;
63 res
.l
.high
= div64_u64(rh
, c
);
64 res
.l
.low
= div64_u64(((mod_64(rh
, c
) << 32) + (rl
& 0xffffffff)), c
);
68 static void pit_set_gate(struct kvm
*kvm
, int channel
, u32 val
)
70 struct kvm_kpit_channel_state
*c
=
71 &kvm
->arch
.vpit
->pit_state
.channels
[channel
];
73 WARN_ON(!mutex_is_locked(&kvm
->arch
.vpit
->pit_state
.lock
));
79 /* XXX: just disable/enable counting */
85 /* Restart counting on rising edge. */
87 c
->count_load_time
= ktime_get();
94 static int pit_get_gate(struct kvm
*kvm
, int channel
)
96 WARN_ON(!mutex_is_locked(&kvm
->arch
.vpit
->pit_state
.lock
));
98 return kvm
->arch
.vpit
->pit_state
.channels
[channel
].gate
;
101 static int pit_get_count(struct kvm
*kvm
, int channel
)
103 struct kvm_kpit_channel_state
*c
=
104 &kvm
->arch
.vpit
->pit_state
.channels
[channel
];
108 WARN_ON(!mutex_is_locked(&kvm
->arch
.vpit
->pit_state
.lock
));
110 t
= ktime_to_ns(ktime_sub(ktime_get(), c
->count_load_time
));
111 d
= muldiv64(t
, KVM_PIT_FREQ
, NSEC_PER_SEC
);
118 counter
= (c
->count
- d
) & 0xffff;
121 /* XXX: may be incorrect for odd counts */
122 counter
= c
->count
- (mod_64((2 * d
), c
->count
));
125 counter
= c
->count
- mod_64(d
, c
->count
);
131 static int pit_get_out(struct kvm
*kvm
, int channel
)
133 struct kvm_kpit_channel_state
*c
=
134 &kvm
->arch
.vpit
->pit_state
.channels
[channel
];
138 WARN_ON(!mutex_is_locked(&kvm
->arch
.vpit
->pit_state
.lock
));
140 t
= ktime_to_ns(ktime_sub(ktime_get(), c
->count_load_time
));
141 d
= muldiv64(t
, KVM_PIT_FREQ
, NSEC_PER_SEC
);
146 out
= (d
>= c
->count
);
149 out
= (d
< c
->count
);
152 out
= ((mod_64(d
, c
->count
) == 0) && (d
!= 0));
155 out
= (mod_64(d
, c
->count
) < ((c
->count
+ 1) >> 1));
159 out
= (d
== c
->count
);
166 static void pit_latch_count(struct kvm
*kvm
, int channel
)
168 struct kvm_kpit_channel_state
*c
=
169 &kvm
->arch
.vpit
->pit_state
.channels
[channel
];
171 WARN_ON(!mutex_is_locked(&kvm
->arch
.vpit
->pit_state
.lock
));
173 if (!c
->count_latched
) {
174 c
->latched_count
= pit_get_count(kvm
, channel
);
175 c
->count_latched
= c
->rw_mode
;
179 static void pit_latch_status(struct kvm
*kvm
, int channel
)
181 struct kvm_kpit_channel_state
*c
=
182 &kvm
->arch
.vpit
->pit_state
.channels
[channel
];
184 WARN_ON(!mutex_is_locked(&kvm
->arch
.vpit
->pit_state
.lock
));
186 if (!c
->status_latched
) {
187 /* TODO: Return NULL COUNT (bit 6). */
188 c
->status
= ((pit_get_out(kvm
, channel
) << 7) |
192 c
->status_latched
= 1;
196 static int __pit_timer_fn(struct kvm_kpit_state
*ps
)
198 struct kvm_vcpu
*vcpu0
= ps
->pit
->kvm
->vcpus
[0];
199 struct kvm_kpit_timer
*pt
= &ps
->pit_timer
;
201 if (!atomic_inc_and_test(&pt
->pending
))
202 set_bit(KVM_REQ_PENDING_TIMER
, &vcpu0
->requests
);
203 if (vcpu0
&& waitqueue_active(&vcpu0
->wq
)) {
204 vcpu0
->arch
.mp_state
= KVM_MP_STATE_RUNNABLE
;
205 wake_up_interruptible(&vcpu0
->wq
);
208 pt
->timer
.expires
= ktime_add_ns(pt
->timer
.expires
, pt
->period
);
209 pt
->scheduled
= ktime_to_ns(pt
->timer
.expires
);
211 return (pt
->period
== 0 ? 0 : 1);
214 int pit_has_pending_timer(struct kvm_vcpu
*vcpu
)
216 struct kvm_pit
*pit
= vcpu
->kvm
->arch
.vpit
;
218 if (pit
&& vcpu
->vcpu_id
== 0 && pit
->pit_state
.inject_pending
)
219 return atomic_read(&pit
->pit_state
.pit_timer
.pending
);
224 static enum hrtimer_restart
pit_timer_fn(struct hrtimer
*data
)
226 struct kvm_kpit_state
*ps
;
227 int restart_timer
= 0;
229 ps
= container_of(data
, struct kvm_kpit_state
, pit_timer
.timer
);
231 restart_timer
= __pit_timer_fn(ps
);
234 return HRTIMER_RESTART
;
236 return HRTIMER_NORESTART
;
239 void __kvm_migrate_pit_timer(struct kvm_vcpu
*vcpu
)
241 struct kvm_pit
*pit
= vcpu
->kvm
->arch
.vpit
;
242 struct hrtimer
*timer
;
244 if (vcpu
->vcpu_id
!= 0 || !pit
)
247 timer
= &pit
->pit_state
.pit_timer
.timer
;
248 if (hrtimer_cancel(timer
))
249 hrtimer_start(timer
, timer
->expires
, HRTIMER_MODE_ABS
);
252 static void destroy_pit_timer(struct kvm_kpit_timer
*pt
)
254 pr_debug("pit: execute del timer!\n");
255 hrtimer_cancel(&pt
->timer
);
258 static void create_pit_timer(struct kvm_kpit_timer
*pt
, u32 val
, int is_period
)
262 interval
= muldiv64(val
, NSEC_PER_SEC
, KVM_PIT_FREQ
);
264 pr_debug("pit: create pit timer, interval is %llu nsec\n", interval
);
266 /* TODO The new value only affected after the retriggered */
267 hrtimer_cancel(&pt
->timer
);
268 pt
->period
= (is_period
== 0) ? 0 : interval
;
269 pt
->timer
.function
= pit_timer_fn
;
270 atomic_set(&pt
->pending
, 0);
272 hrtimer_start(&pt
->timer
, ktime_add_ns(ktime_get(), interval
),
276 static void pit_load_count(struct kvm
*kvm
, int channel
, u32 val
)
278 struct kvm_kpit_state
*ps
= &kvm
->arch
.vpit
->pit_state
;
280 WARN_ON(!mutex_is_locked(&ps
->lock
));
282 pr_debug("pit: load_count val is %d, channel is %d\n", val
, channel
);
285 * Though spec said the state of 8254 is undefined after power-up,
286 * seems some tricky OS like Windows XP depends on IRQ0 interrupt
288 * So here setting initialize rate for it, and not a specific number
293 ps
->channels
[channel
].count_load_time
= ktime_get();
294 ps
->channels
[channel
].count
= val
;
299 /* Two types of timer
300 * mode 1 is one shot, mode 2 is period, otherwise del timer */
301 switch (ps
->channels
[0].mode
) {
303 /* FIXME: enhance mode 4 precision */
305 create_pit_timer(&ps
->pit_timer
, val
, 0);
309 create_pit_timer(&ps
->pit_timer
, val
, 1);
312 destroy_pit_timer(&ps
->pit_timer
);
316 void kvm_pit_load_count(struct kvm
*kvm
, int channel
, u32 val
)
318 mutex_lock(&kvm
->arch
.vpit
->pit_state
.lock
);
319 pit_load_count(kvm
, channel
, val
);
320 mutex_unlock(&kvm
->arch
.vpit
->pit_state
.lock
);
323 static void pit_ioport_write(struct kvm_io_device
*this,
324 gpa_t addr
, int len
, const void *data
)
326 struct kvm_pit
*pit
= (struct kvm_pit
*)this->private;
327 struct kvm_kpit_state
*pit_state
= &pit
->pit_state
;
328 struct kvm
*kvm
= pit
->kvm
;
330 struct kvm_kpit_channel_state
*s
;
331 u32 val
= *(u32
*) data
;
334 addr
&= KVM_PIT_CHANNEL_MASK
;
336 mutex_lock(&pit_state
->lock
);
339 pr_debug("pit: write addr is 0x%x, len is %d, val is 0x%x\n",
340 (unsigned int)addr
, len
, val
);
345 /* Read-Back Command. */
346 for (channel
= 0; channel
< 3; channel
++) {
347 s
= &pit_state
->channels
[channel
];
348 if (val
& (2 << channel
)) {
350 pit_latch_count(kvm
, channel
);
352 pit_latch_status(kvm
, channel
);
356 /* Select Counter <channel>. */
357 s
= &pit_state
->channels
[channel
];
358 access
= (val
>> 4) & KVM_PIT_CHANNEL_MASK
;
360 pit_latch_count(kvm
, channel
);
363 s
->read_state
= access
;
364 s
->write_state
= access
;
365 s
->mode
= (val
>> 1) & 7;
373 s
= &pit_state
->channels
[addr
];
374 switch (s
->write_state
) {
377 pit_load_count(kvm
, addr
, val
);
380 pit_load_count(kvm
, addr
, val
<< 8);
383 s
->write_latch
= val
;
384 s
->write_state
= RW_STATE_WORD1
;
387 pit_load_count(kvm
, addr
, s
->write_latch
| (val
<< 8));
388 s
->write_state
= RW_STATE_WORD0
;
393 mutex_unlock(&pit_state
->lock
);
396 static void pit_ioport_read(struct kvm_io_device
*this,
397 gpa_t addr
, int len
, void *data
)
399 struct kvm_pit
*pit
= (struct kvm_pit
*)this->private;
400 struct kvm_kpit_state
*pit_state
= &pit
->pit_state
;
401 struct kvm
*kvm
= pit
->kvm
;
403 struct kvm_kpit_channel_state
*s
;
405 addr
&= KVM_PIT_CHANNEL_MASK
;
406 s
= &pit_state
->channels
[addr
];
408 mutex_lock(&pit_state
->lock
);
410 if (s
->status_latched
) {
411 s
->status_latched
= 0;
413 } else if (s
->count_latched
) {
414 switch (s
->count_latched
) {
417 ret
= s
->latched_count
& 0xff;
418 s
->count_latched
= 0;
421 ret
= s
->latched_count
>> 8;
422 s
->count_latched
= 0;
425 ret
= s
->latched_count
& 0xff;
426 s
->count_latched
= RW_STATE_MSB
;
430 switch (s
->read_state
) {
433 count
= pit_get_count(kvm
, addr
);
437 count
= pit_get_count(kvm
, addr
);
438 ret
= (count
>> 8) & 0xff;
441 count
= pit_get_count(kvm
, addr
);
443 s
->read_state
= RW_STATE_WORD1
;
446 count
= pit_get_count(kvm
, addr
);
447 ret
= (count
>> 8) & 0xff;
448 s
->read_state
= RW_STATE_WORD0
;
453 if (len
> sizeof(ret
))
455 memcpy(data
, (char *)&ret
, len
);
457 mutex_unlock(&pit_state
->lock
);
460 static int pit_in_range(struct kvm_io_device
*this, gpa_t addr
,
461 int len
, int is_write
)
463 return ((addr
>= KVM_PIT_BASE_ADDRESS
) &&
464 (addr
< KVM_PIT_BASE_ADDRESS
+ KVM_PIT_MEM_LENGTH
));
467 static void speaker_ioport_write(struct kvm_io_device
*this,
468 gpa_t addr
, int len
, const void *data
)
470 struct kvm_pit
*pit
= (struct kvm_pit
*)this->private;
471 struct kvm_kpit_state
*pit_state
= &pit
->pit_state
;
472 struct kvm
*kvm
= pit
->kvm
;
473 u32 val
= *(u32
*) data
;
475 mutex_lock(&pit_state
->lock
);
476 pit_state
->speaker_data_on
= (val
>> 1) & 1;
477 pit_set_gate(kvm
, 2, val
& 1);
478 mutex_unlock(&pit_state
->lock
);
481 static void speaker_ioport_read(struct kvm_io_device
*this,
482 gpa_t addr
, int len
, void *data
)
484 struct kvm_pit
*pit
= (struct kvm_pit
*)this->private;
485 struct kvm_kpit_state
*pit_state
= &pit
->pit_state
;
486 struct kvm
*kvm
= pit
->kvm
;
487 unsigned int refresh_clock
;
490 /* Refresh clock toggles at about 15us. We approximate as 2^14ns. */
491 refresh_clock
= ((unsigned int)ktime_to_ns(ktime_get()) >> 14) & 1;
493 mutex_lock(&pit_state
->lock
);
494 ret
= ((pit_state
->speaker_data_on
<< 1) | pit_get_gate(kvm
, 2) |
495 (pit_get_out(kvm
, 2) << 5) | (refresh_clock
<< 4));
496 if (len
> sizeof(ret
))
498 memcpy(data
, (char *)&ret
, len
);
499 mutex_unlock(&pit_state
->lock
);
502 static int speaker_in_range(struct kvm_io_device
*this, gpa_t addr
,
503 int len
, int is_write
)
505 return (addr
== KVM_SPEAKER_BASE_ADDRESS
);
508 void kvm_pit_reset(struct kvm_pit
*pit
)
511 struct kvm_kpit_channel_state
*c
;
513 mutex_lock(&pit
->pit_state
.lock
);
514 for (i
= 0; i
< 3; i
++) {
515 c
= &pit
->pit_state
.channels
[i
];
518 pit_load_count(pit
->kvm
, i
, 0);
520 mutex_unlock(&pit
->pit_state
.lock
);
522 atomic_set(&pit
->pit_state
.pit_timer
.pending
, 0);
523 pit
->pit_state
.inject_pending
= 1;
526 struct kvm_pit
*kvm_create_pit(struct kvm
*kvm
)
529 struct kvm_kpit_state
*pit_state
;
531 pit
= kzalloc(sizeof(struct kvm_pit
), GFP_KERNEL
);
535 mutex_init(&pit
->pit_state
.lock
);
536 mutex_lock(&pit
->pit_state
.lock
);
538 /* Initialize PIO device */
539 pit
->dev
.read
= pit_ioport_read
;
540 pit
->dev
.write
= pit_ioport_write
;
541 pit
->dev
.in_range
= pit_in_range
;
542 pit
->dev
.private = pit
;
543 kvm_io_bus_register_dev(&kvm
->pio_bus
, &pit
->dev
);
545 pit
->speaker_dev
.read
= speaker_ioport_read
;
546 pit
->speaker_dev
.write
= speaker_ioport_write
;
547 pit
->speaker_dev
.in_range
= speaker_in_range
;
548 pit
->speaker_dev
.private = pit
;
549 kvm_io_bus_register_dev(&kvm
->pio_bus
, &pit
->speaker_dev
);
551 kvm
->arch
.vpit
= pit
;
554 pit_state
= &pit
->pit_state
;
555 pit_state
->pit
= pit
;
556 hrtimer_init(&pit_state
->pit_timer
.timer
,
557 CLOCK_MONOTONIC
, HRTIMER_MODE_ABS
);
558 mutex_unlock(&pit
->pit_state
.lock
);
565 void kvm_free_pit(struct kvm
*kvm
)
567 struct hrtimer
*timer
;
569 if (kvm
->arch
.vpit
) {
570 mutex_lock(&kvm
->arch
.vpit
->pit_state
.lock
);
571 timer
= &kvm
->arch
.vpit
->pit_state
.pit_timer
.timer
;
572 hrtimer_cancel(timer
);
573 mutex_unlock(&kvm
->arch
.vpit
->pit_state
.lock
);
574 kfree(kvm
->arch
.vpit
);
578 static void __inject_pit_timer_intr(struct kvm
*kvm
)
580 mutex_lock(&kvm
->lock
);
581 kvm_ioapic_set_irq(kvm
->arch
.vioapic
, 0, 1);
582 kvm_ioapic_set_irq(kvm
->arch
.vioapic
, 0, 0);
583 kvm_pic_set_irq(pic_irqchip(kvm
), 0, 1);
584 kvm_pic_set_irq(pic_irqchip(kvm
), 0, 0);
585 mutex_unlock(&kvm
->lock
);
588 void kvm_inject_pit_timer_irqs(struct kvm_vcpu
*vcpu
)
590 struct kvm_pit
*pit
= vcpu
->kvm
->arch
.vpit
;
591 struct kvm
*kvm
= vcpu
->kvm
;
592 struct kvm_kpit_state
*ps
;
595 ps
= &pit
->pit_state
;
597 /* Try to inject pending interrupts when:
599 * 2. Last interrupt was accepted or waited for too long time*/
600 if (atomic_read(&ps
->pit_timer
.pending
) &&
601 (ps
->inject_pending
||
602 (jiffies
- ps
->last_injected_time
603 >= KVM_MAX_PIT_INTR_INTERVAL
))) {
604 ps
->inject_pending
= 0;
605 __inject_pit_timer_intr(kvm
);
606 ps
->last_injected_time
= jiffies
;
611 void kvm_pit_timer_intr_post(struct kvm_vcpu
*vcpu
, int vec
)
613 struct kvm_arch
*arch
= &vcpu
->kvm
->arch
;
614 struct kvm_kpit_state
*ps
;
616 if (vcpu
&& arch
->vpit
) {
617 ps
= &arch
->vpit
->pit_state
;
618 if (atomic_read(&ps
->pit_timer
.pending
) &&
619 (((arch
->vpic
->pics
[0].imr
& 1) == 0 &&
620 arch
->vpic
->pics
[0].irq_base
== vec
) ||
621 (arch
->vioapic
->redirtbl
[0].fields
.vector
== vec
&&
622 arch
->vioapic
->redirtbl
[0].fields
.mask
!= 1))) {
623 ps
->inject_pending
= 1;
624 atomic_dec(&ps
->pit_timer
.pending
);
625 ps
->channels
[0].count_load_time
= ktime_get();