2 * Copyright (C) 2006 Chris Dearman (chris@mips.com),
4 #include <linux/init.h>
5 #include <linux/kernel.h>
6 #include <linux/sched.h>
9 #include <asm/mipsregs.h>
10 #include <asm/bcache.h>
11 #include <asm/cacheops.h>
13 #include <asm/pgtable.h>
14 #include <asm/mmu_context.h>
15 #include <asm/r4kcache.h>
18 * MIPS32/MIPS64 L2 cache handling
22 * Writeback and invalidate the secondary cache before DMA.
24 static void mips_sc_wback_inv(unsigned long addr
, unsigned long size
)
26 blast_scache_range(addr
, addr
+ size
);
30 * Invalidate the secondary cache before DMA.
32 static void mips_sc_inv(unsigned long addr
, unsigned long size
)
34 unsigned long lsize
= cpu_scache_line_size();
35 unsigned long almask
= ~(lsize
- 1);
37 cache_op(Hit_Writeback_Inv_SD
, addr
& almask
);
38 cache_op(Hit_Writeback_Inv_SD
, (addr
+ size
- 1) & almask
);
39 blast_inv_scache_range(addr
, addr
+ size
);
42 static void mips_sc_enable(void)
44 /* L2 cache is permanently enabled */
47 static void mips_sc_disable(void)
49 /* L2 cache is permanently enabled */
52 static struct bcache_ops mips_sc_ops
= {
53 .bc_enable
= mips_sc_enable
,
54 .bc_disable
= mips_sc_disable
,
55 .bc_wback_inv
= mips_sc_wback_inv
,
60 * Check if the L2 cache controller is activated on a particular platform.
61 * MTI's L2 controller and the L2 cache controller of Broadcom's BMIPS
62 * cores both use c0_config2's bit 12 as "L2 Bypass" bit, that is the
63 * cache being disabled. However there is no guarantee for this to be
64 * true on all platforms. In an act of stupidity the spec defined bits
65 * 12..15 as implementation defined so below function will eventually have
66 * to be replaced by a platform specific probe.
68 static inline int mips_sc_is_activated(struct cpuinfo_mips
*c
)
70 unsigned int config2
= read_c0_config2();
73 /* Check the bypass bit (L2B) */
79 if (config2
& (1 << 12))
83 tmp
= (config2
>> 4) & 0x0f;
84 if (0 < tmp
&& tmp
<= 7)
85 c
->scache
.linesz
= 2 << tmp
;
91 static inline int __init
mips_sc_probe(void)
93 struct cpuinfo_mips
*c
= ¤t_cpu_data
;
94 unsigned int config1
, config2
;
97 /* Mark as not present until probe completed */
98 c
->scache
.flags
|= MIPS_CACHE_NOT_PRESENT
;
100 /* Ignore anything but MIPSxx processors */
101 if (c
->isa_level
!= MIPS_CPU_ISA_M32R1
&&
102 c
->isa_level
!= MIPS_CPU_ISA_M32R2
&&
103 c
->isa_level
!= MIPS_CPU_ISA_M64R1
&&
104 c
->isa_level
!= MIPS_CPU_ISA_M64R2
)
107 /* Does this MIPS32/MIPS64 CPU have a config2 register? */
108 config1
= read_c0_config1();
109 if (!(config1
& MIPS_CONF_M
))
112 config2
= read_c0_config2();
114 if (!mips_sc_is_activated(c
))
117 tmp
= (config2
>> 8) & 0x0f;
118 if (0 <= tmp
&& tmp
<= 7)
119 c
->scache
.sets
= 64 << tmp
;
123 tmp
= (config2
>> 0) & 0x0f;
124 if (0 <= tmp
&& tmp
<= 7)
125 c
->scache
.ways
= tmp
+ 1;
129 c
->scache
.waysize
= c
->scache
.sets
* c
->scache
.linesz
;
130 c
->scache
.waybit
= __ffs(c
->scache
.waysize
);
132 c
->scache
.flags
&= ~MIPS_CACHE_NOT_PRESENT
;
137 int __cpuinit
mips_sc_init(void)
139 int found
= mips_sc_probe();
142 bcops
= &mips_sc_ops
;