2 * GPIO interface for Intel Poulsbo SCH
4 * Copyright (c) 2010 CompuLab Ltd
5 * Author: Denis Turischev <denis@compulab.co.il>
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License 2 as published
9 * by the Free Software Foundation.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; see the file COPYING. If not, write to
18 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
21 #include <linux/init.h>
22 #include <linux/kernel.h>
23 #include <linux/module.h>
25 #include <linux/errno.h>
26 #include <linux/acpi.h>
27 #include <linux/platform_device.h>
28 #include <linux/pci_ids.h>
30 #include <linux/gpio.h>
37 struct gpio_chip chip
;
39 unsigned short iobase
;
40 unsigned short core_base
;
41 unsigned short resume_base
;
44 #define to_sch_gpio(gc) container_of(gc, struct sch_gpio, chip)
46 static unsigned sch_gpio_offset(struct sch_gpio
*sch
, unsigned gpio
,
51 if (gpio
>= sch
->resume_base
) {
52 gpio
-= sch
->resume_base
;
56 return base
+ reg
+ gpio
/ 8;
59 static unsigned sch_gpio_bit(struct sch_gpio
*sch
, unsigned gpio
)
61 if (gpio
>= sch
->resume_base
)
62 gpio
-= sch
->resume_base
;
66 static int sch_gpio_reg_get(struct gpio_chip
*gc
, unsigned gpio
, unsigned reg
)
68 struct sch_gpio
*sch
= to_sch_gpio(gc
);
69 unsigned short offset
, bit
;
72 offset
= sch_gpio_offset(sch
, gpio
, reg
);
73 bit
= sch_gpio_bit(sch
, gpio
);
75 reg_val
= !!(inb(sch
->iobase
+ offset
) & BIT(bit
));
80 static void sch_gpio_reg_set(struct gpio_chip
*gc
, unsigned gpio
, unsigned reg
,
83 struct sch_gpio
*sch
= to_sch_gpio(gc
);
84 unsigned short offset
, bit
;
87 offset
= sch_gpio_offset(sch
, gpio
, reg
);
88 bit
= sch_gpio_bit(sch
, gpio
);
90 reg_val
= inb(sch
->iobase
+ offset
);
93 outb(reg_val
| BIT(bit
), sch
->iobase
+ offset
);
95 outb((reg_val
& ~BIT(bit
)), sch
->iobase
+ offset
);
98 static int sch_gpio_direction_in(struct gpio_chip
*gc
, unsigned gpio_num
)
100 struct sch_gpio
*sch
= to_sch_gpio(gc
);
102 spin_lock(&sch
->lock
);
103 sch_gpio_reg_set(gc
, gpio_num
, GIO
, 1);
104 spin_unlock(&sch
->lock
);
108 static int sch_gpio_get(struct gpio_chip
*gc
, unsigned gpio_num
)
110 return sch_gpio_reg_get(gc
, gpio_num
, GLV
);
113 static void sch_gpio_set(struct gpio_chip
*gc
, unsigned gpio_num
, int val
)
115 struct sch_gpio
*sch
= to_sch_gpio(gc
);
117 spin_lock(&sch
->lock
);
118 sch_gpio_reg_set(gc
, gpio_num
, GLV
, val
);
119 spin_unlock(&sch
->lock
);
122 static int sch_gpio_direction_out(struct gpio_chip
*gc
, unsigned gpio_num
,
125 struct sch_gpio
*sch
= to_sch_gpio(gc
);
127 spin_lock(&sch
->lock
);
128 sch_gpio_reg_set(gc
, gpio_num
, GIO
, 0);
129 spin_unlock(&sch
->lock
);
132 * according to the datasheet, writing to the level register has no
133 * effect when GPIO is programmed as input.
134 * Actually the the level register is read-only when configured as input.
135 * Thus presetting the output level before switching to output is _NOT_ possible.
136 * Hence we set the level after configuring the GPIO as output.
137 * But we cannot prevent a short low pulse if direction is set to high
138 * and an external pull-up is connected.
140 sch_gpio_set(gc
, gpio_num
, val
);
144 static struct gpio_chip sch_gpio_chip
= {
146 .owner
= THIS_MODULE
,
147 .direction_input
= sch_gpio_direction_in
,
149 .direction_output
= sch_gpio_direction_out
,
153 static int sch_gpio_probe(struct platform_device
*pdev
)
155 struct sch_gpio
*sch
;
156 struct resource
*res
;
158 sch
= devm_kzalloc(&pdev
->dev
, sizeof(*sch
), GFP_KERNEL
);
162 res
= platform_get_resource(pdev
, IORESOURCE_IO
, 0);
166 if (!devm_request_region(&pdev
->dev
, res
->start
, resource_size(res
),
170 spin_lock_init(&sch
->lock
);
171 sch
->iobase
= res
->start
;
172 sch
->chip
= sch_gpio_chip
;
173 sch
->chip
.label
= dev_name(&pdev
->dev
);
174 sch
->chip
.dev
= &pdev
->dev
;
177 case PCI_DEVICE_ID_INTEL_SCH_LPC
:
179 sch
->resume_base
= 10;
180 sch
->chip
.ngpio
= 14;
183 * GPIO[6:0] enabled by default
184 * GPIO7 is configured by the CMC as SLPIOVR
185 * Enable GPIO[9:8] core powered gpios explicitly
187 sch_gpio_reg_set(&sch
->chip
, 8, GEN
, 1);
188 sch_gpio_reg_set(&sch
->chip
, 9, GEN
, 1);
190 * SUS_GPIO[2:0] enabled by default
191 * Enable SUS_GPIO3 resume powered gpio explicitly
193 sch_gpio_reg_set(&sch
->chip
, 13, GEN
, 1);
196 case PCI_DEVICE_ID_INTEL_ITC_LPC
:
198 sch
->resume_base
= 5;
199 sch
->chip
.ngpio
= 14;
202 case PCI_DEVICE_ID_INTEL_CENTERTON_ILB
:
204 sch
->resume_base
= 21;
205 sch
->chip
.ngpio
= 30;
208 case PCI_DEVICE_ID_INTEL_QUARK_X1000_ILB
:
210 sch
->resume_base
= 2;
218 platform_set_drvdata(pdev
, sch
);
220 return gpiochip_add(&sch
->chip
);
223 static int sch_gpio_remove(struct platform_device
*pdev
)
225 struct sch_gpio
*sch
= platform_get_drvdata(pdev
);
227 gpiochip_remove(&sch
->chip
);
231 static struct platform_driver sch_gpio_driver
= {
235 .probe
= sch_gpio_probe
,
236 .remove
= sch_gpio_remove
,
239 module_platform_driver(sch_gpio_driver
);
241 MODULE_AUTHOR("Denis Turischev <denis@compulab.co.il>");
242 MODULE_DESCRIPTION("GPIO interface for Intel Poulsbo SCH");
243 MODULE_LICENSE("GPL");
244 MODULE_ALIAS("platform:sch_gpio");