2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
28 /* RS600 / Radeon X1250/X1270 integrated GPU
30 * This file gather function specific to RS600 which is the IGP of
31 * the X1250/X1270 family supporting intel CPU (while RS690/RS740
32 * is the X1250/X1270 supporting AMD CPU). The display engine are
33 * the avivo one, bios is an atombios, 3D block are the one of the
34 * R4XX family. The GART is different from the RS400 one and is very
35 * close to the one of the R600 family (R600 likely being an evolution
36 * of the RS600 GART block).
40 #include "radeon_asic.h"
41 #include "radeon_audio.h"
45 #include "rs600_reg_safe.h"
47 static void rs600_gpu_init(struct radeon_device
*rdev
);
48 int rs600_mc_wait_for_idle(struct radeon_device
*rdev
);
50 static const u32 crtc_offsets
[2] =
53 AVIVO_D2CRTC_H_TOTAL
- AVIVO_D1CRTC_H_TOTAL
56 static bool avivo_is_in_vblank(struct radeon_device
*rdev
, int crtc
)
58 if (RREG32(AVIVO_D1CRTC_STATUS
+ crtc_offsets
[crtc
]) & AVIVO_D1CRTC_V_BLANK
)
64 static bool avivo_is_counter_moving(struct radeon_device
*rdev
, int crtc
)
68 pos1
= RREG32(AVIVO_D1CRTC_STATUS_POSITION
+ crtc_offsets
[crtc
]);
69 pos2
= RREG32(AVIVO_D1CRTC_STATUS_POSITION
+ crtc_offsets
[crtc
]);
78 * avivo_wait_for_vblank - vblank wait asic callback.
80 * @rdev: radeon_device pointer
81 * @crtc: crtc to wait for vblank on
83 * Wait for vblank on the requested crtc (r5xx-r7xx).
85 void avivo_wait_for_vblank(struct radeon_device
*rdev
, int crtc
)
89 if (crtc
>= rdev
->num_crtc
)
92 if (!(RREG32(AVIVO_D1CRTC_CONTROL
+ crtc_offsets
[crtc
]) & AVIVO_CRTC_EN
))
95 /* depending on when we hit vblank, we may be close to active; if so,
96 * wait for another frame.
98 while (avivo_is_in_vblank(rdev
, crtc
)) {
100 if (!avivo_is_counter_moving(rdev
, crtc
))
105 while (!avivo_is_in_vblank(rdev
, crtc
)) {
106 if (i
++ % 100 == 0) {
107 if (!avivo_is_counter_moving(rdev
, crtc
))
113 void rs600_page_flip(struct radeon_device
*rdev
, int crtc_id
, u64 crtc_base
)
115 struct radeon_crtc
*radeon_crtc
= rdev
->mode_info
.crtcs
[crtc_id
];
116 u32 tmp
= RREG32(AVIVO_D1GRPH_UPDATE
+ radeon_crtc
->crtc_offset
);
119 /* Lock the graphics update lock */
120 tmp
|= AVIVO_D1GRPH_UPDATE_LOCK
;
121 WREG32(AVIVO_D1GRPH_UPDATE
+ radeon_crtc
->crtc_offset
, tmp
);
123 /* update the scanout addresses */
124 WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS
+ radeon_crtc
->crtc_offset
,
126 WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS
+ radeon_crtc
->crtc_offset
,
129 /* Wait for update_pending to go high. */
130 for (i
= 0; i
< rdev
->usec_timeout
; i
++) {
131 if (RREG32(AVIVO_D1GRPH_UPDATE
+ radeon_crtc
->crtc_offset
) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING
)
135 DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
137 /* Unlock the lock, so double-buffering can take place inside vblank */
138 tmp
&= ~AVIVO_D1GRPH_UPDATE_LOCK
;
139 WREG32(AVIVO_D1GRPH_UPDATE
+ radeon_crtc
->crtc_offset
, tmp
);
142 bool rs600_page_flip_pending(struct radeon_device
*rdev
, int crtc_id
)
144 struct radeon_crtc
*radeon_crtc
= rdev
->mode_info
.crtcs
[crtc_id
];
146 /* Return current update_pending status: */
147 return !!(RREG32(AVIVO_D1GRPH_UPDATE
+ radeon_crtc
->crtc_offset
) &
148 AVIVO_D1GRPH_SURFACE_UPDATE_PENDING
);
151 void avivo_program_fmt(struct drm_encoder
*encoder
)
153 struct drm_device
*dev
= encoder
->dev
;
154 struct radeon_device
*rdev
= dev
->dev_private
;
155 struct radeon_encoder
*radeon_encoder
= to_radeon_encoder(encoder
);
156 struct drm_connector
*connector
= radeon_get_connector_for_encoder(encoder
);
159 enum radeon_connector_dither dither
= RADEON_FMT_DITHER_DISABLE
;
162 struct radeon_connector
*radeon_connector
= to_radeon_connector(connector
);
163 bpc
= radeon_get_monitor_bpc(connector
);
164 dither
= radeon_connector
->dither
;
167 /* LVDS FMT is set up by atom */
168 if (radeon_encoder
->devices
& ATOM_DEVICE_LCD_SUPPORT
)
176 if (dither
== RADEON_FMT_DITHER_ENABLE
)
177 /* XXX sort out optimal dither settings */
178 tmp
|= AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN
;
180 tmp
|= AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN
;
183 if (dither
== RADEON_FMT_DITHER_ENABLE
)
184 /* XXX sort out optimal dither settings */
185 tmp
|= (AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN
|
186 AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH
);
188 tmp
|= (AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN
|
189 AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH
);
197 switch (radeon_encoder
->encoder_id
) {
198 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1
:
199 WREG32(AVIVO_TMDSA_BIT_DEPTH_CONTROL
, tmp
);
201 case ENCODER_OBJECT_ID_INTERNAL_LVTM1
:
202 WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL
, tmp
);
204 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1
:
205 WREG32(AVIVO_DVOA_BIT_DEPTH_CONTROL
, tmp
);
207 case ENCODER_OBJECT_ID_INTERNAL_DDI
:
208 WREG32(AVIVO_DDIA_BIT_DEPTH_CONTROL
, tmp
);
215 void rs600_pm_misc(struct radeon_device
*rdev
)
217 int requested_index
= rdev
->pm
.requested_power_state_index
;
218 struct radeon_power_state
*ps
= &rdev
->pm
.power_state
[requested_index
];
219 struct radeon_voltage
*voltage
= &ps
->clock_info
[0].voltage
;
220 u32 tmp
, dyn_pwrmgt_sclk_length
, dyn_sclk_vol_cntl
;
221 u32 hdp_dyn_cntl
, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl
;
223 if ((voltage
->type
== VOLTAGE_GPIO
) && (voltage
->gpio
.valid
)) {
224 if (ps
->misc
& ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT
) {
225 tmp
= RREG32(voltage
->gpio
.reg
);
226 if (voltage
->active_high
)
227 tmp
|= voltage
->gpio
.mask
;
229 tmp
&= ~(voltage
->gpio
.mask
);
230 WREG32(voltage
->gpio
.reg
, tmp
);
232 udelay(voltage
->delay
);
234 tmp
= RREG32(voltage
->gpio
.reg
);
235 if (voltage
->active_high
)
236 tmp
&= ~voltage
->gpio
.mask
;
238 tmp
|= voltage
->gpio
.mask
;
239 WREG32(voltage
->gpio
.reg
, tmp
);
241 udelay(voltage
->delay
);
243 } else if (voltage
->type
== VOLTAGE_VDDC
)
244 radeon_atom_set_voltage(rdev
, voltage
->vddc_id
, SET_VOLTAGE_TYPE_ASIC_VDDC
);
246 dyn_pwrmgt_sclk_length
= RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH
);
247 dyn_pwrmgt_sclk_length
&= ~REDUCED_POWER_SCLK_HILEN(0xf);
248 dyn_pwrmgt_sclk_length
&= ~REDUCED_POWER_SCLK_LOLEN(0xf);
249 if (ps
->misc
& ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN
) {
250 if (ps
->misc
& ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2
) {
251 dyn_pwrmgt_sclk_length
|= REDUCED_POWER_SCLK_HILEN(2);
252 dyn_pwrmgt_sclk_length
|= REDUCED_POWER_SCLK_LOLEN(2);
253 } else if (ps
->misc
& ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4
) {
254 dyn_pwrmgt_sclk_length
|= REDUCED_POWER_SCLK_HILEN(4);
255 dyn_pwrmgt_sclk_length
|= REDUCED_POWER_SCLK_LOLEN(4);
258 dyn_pwrmgt_sclk_length
|= REDUCED_POWER_SCLK_HILEN(1);
259 dyn_pwrmgt_sclk_length
|= REDUCED_POWER_SCLK_LOLEN(1);
261 WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH
, dyn_pwrmgt_sclk_length
);
263 dyn_sclk_vol_cntl
= RREG32_PLL(DYN_SCLK_VOL_CNTL
);
264 if (ps
->misc
& ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN
) {
265 dyn_sclk_vol_cntl
|= IO_CG_VOLTAGE_DROP
;
266 if (voltage
->delay
) {
267 dyn_sclk_vol_cntl
|= VOLTAGE_DROP_SYNC
;
268 dyn_sclk_vol_cntl
|= VOLTAGE_DELAY_SEL(voltage
->delay
);
270 dyn_sclk_vol_cntl
&= ~VOLTAGE_DROP_SYNC
;
272 dyn_sclk_vol_cntl
&= ~IO_CG_VOLTAGE_DROP
;
273 WREG32_PLL(DYN_SCLK_VOL_CNTL
, dyn_sclk_vol_cntl
);
275 hdp_dyn_cntl
= RREG32_PLL(HDP_DYN_CNTL
);
276 if (ps
->misc
& ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN
)
277 hdp_dyn_cntl
&= ~HDP_FORCEON
;
279 hdp_dyn_cntl
|= HDP_FORCEON
;
280 WREG32_PLL(HDP_DYN_CNTL
, hdp_dyn_cntl
);
282 /* mc_host_dyn seems to cause hangs from time to time */
283 mc_host_dyn_cntl
= RREG32_PLL(MC_HOST_DYN_CNTL
);
284 if (ps
->misc
& ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN
)
285 mc_host_dyn_cntl
&= ~MC_HOST_FORCEON
;
287 mc_host_dyn_cntl
|= MC_HOST_FORCEON
;
288 WREG32_PLL(MC_HOST_DYN_CNTL
, mc_host_dyn_cntl
);
290 dyn_backbias_cntl
= RREG32_PLL(DYN_BACKBIAS_CNTL
);
291 if (ps
->misc
& ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN
)
292 dyn_backbias_cntl
|= IO_CG_BACKBIAS_EN
;
294 dyn_backbias_cntl
&= ~IO_CG_BACKBIAS_EN
;
295 WREG32_PLL(DYN_BACKBIAS_CNTL
, dyn_backbias_cntl
);
298 if ((rdev
->flags
& RADEON_IS_PCIE
) &&
299 !(rdev
->flags
& RADEON_IS_IGP
) &&
300 rdev
->asic
->pm
.set_pcie_lanes
&&
302 rdev
->pm
.power_state
[rdev
->pm
.current_power_state_index
].pcie_lanes
)) {
303 radeon_set_pcie_lanes(rdev
,
305 DRM_DEBUG("Setting: p: %d\n", ps
->pcie_lanes
);
309 void rs600_pm_prepare(struct radeon_device
*rdev
)
311 struct drm_device
*ddev
= rdev
->ddev
;
312 struct drm_crtc
*crtc
;
313 struct radeon_crtc
*radeon_crtc
;
316 /* disable any active CRTCs */
317 list_for_each_entry(crtc
, &ddev
->mode_config
.crtc_list
, head
) {
318 radeon_crtc
= to_radeon_crtc(crtc
);
319 if (radeon_crtc
->enabled
) {
320 tmp
= RREG32(AVIVO_D1CRTC_CONTROL
+ radeon_crtc
->crtc_offset
);
321 tmp
|= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE
;
322 WREG32(AVIVO_D1CRTC_CONTROL
+ radeon_crtc
->crtc_offset
, tmp
);
327 void rs600_pm_finish(struct radeon_device
*rdev
)
329 struct drm_device
*ddev
= rdev
->ddev
;
330 struct drm_crtc
*crtc
;
331 struct radeon_crtc
*radeon_crtc
;
334 /* enable any active CRTCs */
335 list_for_each_entry(crtc
, &ddev
->mode_config
.crtc_list
, head
) {
336 radeon_crtc
= to_radeon_crtc(crtc
);
337 if (radeon_crtc
->enabled
) {
338 tmp
= RREG32(AVIVO_D1CRTC_CONTROL
+ radeon_crtc
->crtc_offset
);
339 tmp
&= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE
;
340 WREG32(AVIVO_D1CRTC_CONTROL
+ radeon_crtc
->crtc_offset
, tmp
);
345 /* hpd for digital panel detect/disconnect */
346 bool rs600_hpd_sense(struct radeon_device
*rdev
, enum radeon_hpd_id hpd
)
349 bool connected
= false;
353 tmp
= RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS
);
354 if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp
))
358 tmp
= RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS
);
359 if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp
))
368 void rs600_hpd_set_polarity(struct radeon_device
*rdev
,
369 enum radeon_hpd_id hpd
)
372 bool connected
= rs600_hpd_sense(rdev
, hpd
);
376 tmp
= RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL
);
378 tmp
&= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
380 tmp
|= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
381 WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL
, tmp
);
384 tmp
= RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL
);
386 tmp
&= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
388 tmp
|= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
389 WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL
, tmp
);
396 void rs600_hpd_init(struct radeon_device
*rdev
)
398 struct drm_device
*dev
= rdev
->ddev
;
399 struct drm_connector
*connector
;
402 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
, head
) {
403 struct radeon_connector
*radeon_connector
= to_radeon_connector(connector
);
404 switch (radeon_connector
->hpd
.hpd
) {
406 WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL
,
407 S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
410 WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL
,
411 S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
416 enable
|= 1 << radeon_connector
->hpd
.hpd
;
417 radeon_hpd_set_polarity(rdev
, radeon_connector
->hpd
.hpd
);
419 radeon_irq_kms_enable_hpd(rdev
, enable
);
422 void rs600_hpd_fini(struct radeon_device
*rdev
)
424 struct drm_device
*dev
= rdev
->ddev
;
425 struct drm_connector
*connector
;
426 unsigned disable
= 0;
428 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
, head
) {
429 struct radeon_connector
*radeon_connector
= to_radeon_connector(connector
);
430 switch (radeon_connector
->hpd
.hpd
) {
432 WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL
,
433 S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
436 WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL
,
437 S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
442 disable
|= 1 << radeon_connector
->hpd
.hpd
;
444 radeon_irq_kms_disable_hpd(rdev
, disable
);
447 int rs600_asic_reset(struct radeon_device
*rdev
)
449 struct rv515_mc_save save
;
453 status
= RREG32(R_000E40_RBBM_STATUS
);
454 if (!G_000E40_GUI_ACTIVE(status
)) {
457 /* Stops all mc clients */
458 rv515_mc_stop(rdev
, &save
);
459 status
= RREG32(R_000E40_RBBM_STATUS
);
460 dev_info(rdev
->dev
, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__
, __LINE__
, status
);
462 WREG32(RADEON_CP_CSQ_CNTL
, 0);
463 tmp
= RREG32(RADEON_CP_RB_CNTL
);
464 WREG32(RADEON_CP_RB_CNTL
, tmp
| RADEON_RB_RPTR_WR_ENA
);
465 WREG32(RADEON_CP_RB_RPTR_WR
, 0);
466 WREG32(RADEON_CP_RB_WPTR
, 0);
467 WREG32(RADEON_CP_RB_CNTL
, tmp
);
468 pci_save_state(rdev
->pdev
);
469 /* disable bus mastering */
470 pci_clear_master(rdev
->pdev
);
473 WREG32(R_0000F0_RBBM_SOFT_RESET
, S_0000F0_SOFT_RESET_VAP(1) |
474 S_0000F0_SOFT_RESET_GA(1));
475 RREG32(R_0000F0_RBBM_SOFT_RESET
);
477 WREG32(R_0000F0_RBBM_SOFT_RESET
, 0);
479 status
= RREG32(R_000E40_RBBM_STATUS
);
480 dev_info(rdev
->dev
, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__
, __LINE__
, status
);
482 WREG32(R_0000F0_RBBM_SOFT_RESET
, S_0000F0_SOFT_RESET_CP(1));
483 RREG32(R_0000F0_RBBM_SOFT_RESET
);
485 WREG32(R_0000F0_RBBM_SOFT_RESET
, 0);
487 status
= RREG32(R_000E40_RBBM_STATUS
);
488 dev_info(rdev
->dev
, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__
, __LINE__
, status
);
490 WREG32(R_0000F0_RBBM_SOFT_RESET
, S_0000F0_SOFT_RESET_MC(1));
491 RREG32(R_0000F0_RBBM_SOFT_RESET
);
493 WREG32(R_0000F0_RBBM_SOFT_RESET
, 0);
495 status
= RREG32(R_000E40_RBBM_STATUS
);
496 dev_info(rdev
->dev
, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__
, __LINE__
, status
);
497 /* restore PCI & busmastering */
498 pci_restore_state(rdev
->pdev
);
499 /* Check if GPU is idle */
500 if (G_000E40_GA_BUSY(status
) || G_000E40_VAP_BUSY(status
)) {
501 dev_err(rdev
->dev
, "failed to reset GPU\n");
504 dev_info(rdev
->dev
, "GPU reset succeed\n");
505 rv515_mc_resume(rdev
, &save
);
512 void rs600_gart_tlb_flush(struct radeon_device
*rdev
)
516 tmp
= RREG32_MC(R_000100_MC_PT0_CNTL
);
517 tmp
&= C_000100_INVALIDATE_ALL_L1_TLBS
& C_000100_INVALIDATE_L2_CACHE
;
518 WREG32_MC(R_000100_MC_PT0_CNTL
, tmp
);
520 tmp
= RREG32_MC(R_000100_MC_PT0_CNTL
);
521 tmp
|= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
522 WREG32_MC(R_000100_MC_PT0_CNTL
, tmp
);
524 tmp
= RREG32_MC(R_000100_MC_PT0_CNTL
);
525 tmp
&= C_000100_INVALIDATE_ALL_L1_TLBS
& C_000100_INVALIDATE_L2_CACHE
;
526 WREG32_MC(R_000100_MC_PT0_CNTL
, tmp
);
527 tmp
= RREG32_MC(R_000100_MC_PT0_CNTL
);
530 static int rs600_gart_init(struct radeon_device
*rdev
)
534 if (rdev
->gart
.robj
) {
535 WARN(1, "RS600 GART already initialized\n");
538 /* Initialize common gart structure */
539 r
= radeon_gart_init(rdev
);
543 rdev
->gart
.table_size
= rdev
->gart
.num_gpu_pages
* 8;
544 return radeon_gart_table_vram_alloc(rdev
);
547 static int rs600_gart_enable(struct radeon_device
*rdev
)
552 if (rdev
->gart
.robj
== NULL
) {
553 dev_err(rdev
->dev
, "No VRAM object for PCIE GART.\n");
556 r
= radeon_gart_table_vram_pin(rdev
);
559 /* Enable bus master */
560 tmp
= RREG32(RADEON_BUS_CNTL
) & ~RS600_BUS_MASTER_DIS
;
561 WREG32(RADEON_BUS_CNTL
, tmp
);
562 /* FIXME: setup default page */
563 WREG32_MC(R_000100_MC_PT0_CNTL
,
564 (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
565 S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
567 for (i
= 0; i
< 19; i
++) {
568 WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL
+ i
,
569 S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
570 S_00016C_SYSTEM_ACCESS_MODE_MASK(
571 V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS
) |
572 S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
573 V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH
) |
574 S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
575 S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
576 S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
578 /* enable first context */
579 WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL
,
580 S_000102_ENABLE_PAGE_TABLE(1) |
581 S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT
));
583 /* disable all other contexts */
584 for (i
= 1; i
< 8; i
++)
585 WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL
+ i
, 0);
587 /* setup the page table */
588 WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR
,
589 rdev
->gart
.table_addr
);
590 WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR
, rdev
->mc
.gtt_start
);
591 WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR
, rdev
->mc
.gtt_end
);
592 WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR
, 0);
594 /* System context maps to VRAM space */
595 WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR
, rdev
->mc
.vram_start
);
596 WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR
, rdev
->mc
.vram_end
);
598 /* enable page tables */
599 tmp
= RREG32_MC(R_000100_MC_PT0_CNTL
);
600 WREG32_MC(R_000100_MC_PT0_CNTL
, (tmp
| S_000100_ENABLE_PT(1)));
601 tmp
= RREG32_MC(R_000009_MC_CNTL1
);
602 WREG32_MC(R_000009_MC_CNTL1
, (tmp
| S_000009_ENABLE_PAGE_TABLES(1)));
603 rs600_gart_tlb_flush(rdev
);
604 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
605 (unsigned)(rdev
->mc
.gtt_size
>> 20),
606 (unsigned long long)rdev
->gart
.table_addr
);
607 rdev
->gart
.ready
= true;
611 static void rs600_gart_disable(struct radeon_device
*rdev
)
615 /* FIXME: disable out of gart access */
616 WREG32_MC(R_000100_MC_PT0_CNTL
, 0);
617 tmp
= RREG32_MC(R_000009_MC_CNTL1
);
618 WREG32_MC(R_000009_MC_CNTL1
, tmp
& C_000009_ENABLE_PAGE_TABLES
);
619 radeon_gart_table_vram_unpin(rdev
);
622 static void rs600_gart_fini(struct radeon_device
*rdev
)
624 radeon_gart_fini(rdev
);
625 rs600_gart_disable(rdev
);
626 radeon_gart_table_vram_free(rdev
);
629 uint64_t rs600_gart_get_page_entry(uint64_t addr
, uint32_t flags
)
631 addr
= addr
& 0xFFFFFFFFFFFFF000ULL
;
632 addr
|= R600_PTE_SYSTEM
;
633 if (flags
& RADEON_GART_PAGE_VALID
)
634 addr
|= R600_PTE_VALID
;
635 if (flags
& RADEON_GART_PAGE_READ
)
636 addr
|= R600_PTE_READABLE
;
637 if (flags
& RADEON_GART_PAGE_WRITE
)
638 addr
|= R600_PTE_WRITEABLE
;
639 if (flags
& RADEON_GART_PAGE_SNOOP
)
640 addr
|= R600_PTE_SNOOPED
;
644 void rs600_gart_set_page(struct radeon_device
*rdev
, unsigned i
,
647 void __iomem
*ptr
= (void *)rdev
->gart
.ptr
;
648 writeq(entry
, ptr
+ (i
* 8));
651 int rs600_irq_set(struct radeon_device
*rdev
)
654 uint32_t mode_int
= 0;
655 u32 hpd1
= RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL
) &
656 ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
657 u32 hpd2
= RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL
) &
658 ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
660 if (ASIC_IS_DCE2(rdev
))
661 hdmi0
= RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL
) &
662 ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
666 if (!rdev
->irq
.installed
) {
667 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
668 WREG32(R_000040_GEN_INT_CNTL
, 0);
671 if (atomic_read(&rdev
->irq
.ring_int
[RADEON_RING_TYPE_GFX_INDEX
])) {
672 tmp
|= S_000040_SW_INT_EN(1);
674 if (rdev
->irq
.crtc_vblank_int
[0] ||
675 atomic_read(&rdev
->irq
.pflip
[0])) {
676 mode_int
|= S_006540_D1MODE_VBLANK_INT_MASK(1);
678 if (rdev
->irq
.crtc_vblank_int
[1] ||
679 atomic_read(&rdev
->irq
.pflip
[1])) {
680 mode_int
|= S_006540_D2MODE_VBLANK_INT_MASK(1);
682 if (rdev
->irq
.hpd
[0]) {
683 hpd1
|= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
685 if (rdev
->irq
.hpd
[1]) {
686 hpd2
|= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
688 if (rdev
->irq
.afmt
[0]) {
689 hdmi0
|= S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
691 WREG32(R_000040_GEN_INT_CNTL
, tmp
);
692 WREG32(R_006540_DxMODE_INT_MASK
, mode_int
);
693 WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL
, hpd1
);
694 WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL
, hpd2
);
695 if (ASIC_IS_DCE2(rdev
))
696 WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL
, hdmi0
);
699 RREG32(R_000040_GEN_INT_CNTL
);
704 static inline u32
rs600_irq_ack(struct radeon_device
*rdev
)
706 uint32_t irqs
= RREG32(R_000044_GEN_INT_STATUS
);
707 uint32_t irq_mask
= S_000044_SW_INT(1);
710 if (G_000044_DISPLAY_INT_STAT(irqs
)) {
711 rdev
->irq
.stat_regs
.r500
.disp_int
= RREG32(R_007EDC_DISP_INTERRUPT_STATUS
);
712 if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev
->irq
.stat_regs
.r500
.disp_int
)) {
713 WREG32(R_006534_D1MODE_VBLANK_STATUS
,
714 S_006534_D1MODE_VBLANK_ACK(1));
716 if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev
->irq
.stat_regs
.r500
.disp_int
)) {
717 WREG32(R_006D34_D2MODE_VBLANK_STATUS
,
718 S_006D34_D2MODE_VBLANK_ACK(1));
720 if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev
->irq
.stat_regs
.r500
.disp_int
)) {
721 tmp
= RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL
);
722 tmp
|= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
723 WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL
, tmp
);
725 if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev
->irq
.stat_regs
.r500
.disp_int
)) {
726 tmp
= RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL
);
727 tmp
|= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
728 WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL
, tmp
);
731 rdev
->irq
.stat_regs
.r500
.disp_int
= 0;
734 if (ASIC_IS_DCE2(rdev
)) {
735 rdev
->irq
.stat_regs
.r500
.hdmi0_status
= RREG32(R_007404_HDMI0_STATUS
) &
736 S_007404_HDMI0_AZ_FORMAT_WTRIG(1);
737 if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev
->irq
.stat_regs
.r500
.hdmi0_status
)) {
738 tmp
= RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL
);
739 tmp
|= S_007408_HDMI0_AZ_FORMAT_WTRIG_ACK(1);
740 WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL
, tmp
);
743 rdev
->irq
.stat_regs
.r500
.hdmi0_status
= 0;
746 WREG32(R_000044_GEN_INT_STATUS
, irqs
);
748 return irqs
& irq_mask
;
751 void rs600_irq_disable(struct radeon_device
*rdev
)
753 u32 hdmi0
= RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL
) &
754 ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
755 WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL
, hdmi0
);
756 WREG32(R_000040_GEN_INT_CNTL
, 0);
757 WREG32(R_006540_DxMODE_INT_MASK
, 0);
758 /* Wait and acknowledge irq */
763 int rs600_irq_process(struct radeon_device
*rdev
)
765 u32 status
, msi_rearm
;
766 bool queue_hotplug
= false;
767 bool queue_hdmi
= false;
769 status
= rs600_irq_ack(rdev
);
771 !rdev
->irq
.stat_regs
.r500
.disp_int
&&
772 !rdev
->irq
.stat_regs
.r500
.hdmi0_status
) {
776 rdev
->irq
.stat_regs
.r500
.disp_int
||
777 rdev
->irq
.stat_regs
.r500
.hdmi0_status
) {
779 if (G_000044_SW_INT(status
)) {
780 radeon_fence_process(rdev
, RADEON_RING_TYPE_GFX_INDEX
);
782 /* Vertical blank interrupts */
783 if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev
->irq
.stat_regs
.r500
.disp_int
)) {
784 if (rdev
->irq
.crtc_vblank_int
[0]) {
785 drm_handle_vblank(rdev
->ddev
, 0);
786 rdev
->pm
.vblank_sync
= true;
787 wake_up(&rdev
->irq
.vblank_queue
);
789 if (atomic_read(&rdev
->irq
.pflip
[0]))
790 radeon_crtc_handle_vblank(rdev
, 0);
792 if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev
->irq
.stat_regs
.r500
.disp_int
)) {
793 if (rdev
->irq
.crtc_vblank_int
[1]) {
794 drm_handle_vblank(rdev
->ddev
, 1);
795 rdev
->pm
.vblank_sync
= true;
796 wake_up(&rdev
->irq
.vblank_queue
);
798 if (atomic_read(&rdev
->irq
.pflip
[1]))
799 radeon_crtc_handle_vblank(rdev
, 1);
801 if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev
->irq
.stat_regs
.r500
.disp_int
)) {
802 queue_hotplug
= true;
805 if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev
->irq
.stat_regs
.r500
.disp_int
)) {
806 queue_hotplug
= true;
809 if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev
->irq
.stat_regs
.r500
.hdmi0_status
)) {
811 DRM_DEBUG("HDMI0\n");
813 status
= rs600_irq_ack(rdev
);
816 schedule_work(&rdev
->hotplug_work
);
818 schedule_work(&rdev
->audio_work
);
819 if (rdev
->msi_enabled
) {
820 switch (rdev
->family
) {
824 msi_rearm
= RREG32(RADEON_BUS_CNTL
) & ~RS600_MSI_REARM
;
825 WREG32(RADEON_BUS_CNTL
, msi_rearm
);
826 WREG32(RADEON_BUS_CNTL
, msi_rearm
| RS600_MSI_REARM
);
829 WREG32(RADEON_MSI_REARM_EN
, RV370_MSI_REARM_EN
);
836 u32
rs600_get_vblank_counter(struct radeon_device
*rdev
, int crtc
)
839 return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT
);
841 return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT
);
844 int rs600_mc_wait_for_idle(struct radeon_device
*rdev
)
848 for (i
= 0; i
< rdev
->usec_timeout
; i
++) {
849 if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS
)))
856 static void rs600_gpu_init(struct radeon_device
*rdev
)
858 r420_pipes_init(rdev
);
859 /* Wait for mc idle */
860 if (rs600_mc_wait_for_idle(rdev
))
861 dev_warn(rdev
->dev
, "Wait MC idle timeout before updating MC.\n");
864 static void rs600_mc_init(struct radeon_device
*rdev
)
868 rdev
->mc
.aper_base
= pci_resource_start(rdev
->pdev
, 0);
869 rdev
->mc
.aper_size
= pci_resource_len(rdev
->pdev
, 0);
870 rdev
->mc
.vram_is_ddr
= true;
871 rdev
->mc
.vram_width
= 128;
872 rdev
->mc
.real_vram_size
= RREG32(RADEON_CONFIG_MEMSIZE
);
873 rdev
->mc
.mc_vram_size
= rdev
->mc
.real_vram_size
;
874 rdev
->mc
.visible_vram_size
= rdev
->mc
.aper_size
;
875 rdev
->mc
.igp_sideport_enabled
= radeon_atombios_sideport_present(rdev
);
876 base
= RREG32_MC(R_000004_MC_FB_LOCATION
);
877 base
= G_000004_MC_FB_START(base
) << 16;
878 radeon_vram_location(rdev
, &rdev
->mc
, base
);
879 rdev
->mc
.gtt_base_align
= 0;
880 radeon_gtt_location(rdev
, &rdev
->mc
);
881 radeon_update_bandwidth_info(rdev
);
884 void rs600_bandwidth_update(struct radeon_device
*rdev
)
886 struct drm_display_mode
*mode0
= NULL
;
887 struct drm_display_mode
*mode1
= NULL
;
888 u32 d1mode_priority_a_cnt
, d2mode_priority_a_cnt
;
889 /* FIXME: implement full support */
891 if (!rdev
->mode_info
.mode_config_initialized
)
894 radeon_update_display_priority(rdev
);
896 if (rdev
->mode_info
.crtcs
[0]->base
.enabled
)
897 mode0
= &rdev
->mode_info
.crtcs
[0]->base
.mode
;
898 if (rdev
->mode_info
.crtcs
[1]->base
.enabled
)
899 mode1
= &rdev
->mode_info
.crtcs
[1]->base
.mode
;
901 rs690_line_buffer_adjust(rdev
, mode0
, mode1
);
903 if (rdev
->disp_priority
== 2) {
904 d1mode_priority_a_cnt
= RREG32(R_006548_D1MODE_PRIORITY_A_CNT
);
905 d2mode_priority_a_cnt
= RREG32(R_006D48_D2MODE_PRIORITY_A_CNT
);
906 d1mode_priority_a_cnt
|= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
907 d2mode_priority_a_cnt
|= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
908 WREG32(R_006548_D1MODE_PRIORITY_A_CNT
, d1mode_priority_a_cnt
);
909 WREG32(R_00654C_D1MODE_PRIORITY_B_CNT
, d1mode_priority_a_cnt
);
910 WREG32(R_006D48_D2MODE_PRIORITY_A_CNT
, d2mode_priority_a_cnt
);
911 WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT
, d2mode_priority_a_cnt
);
915 uint32_t rs600_mc_rreg(struct radeon_device
*rdev
, uint32_t reg
)
920 spin_lock_irqsave(&rdev
->mc_idx_lock
, flags
);
921 WREG32(R_000070_MC_IND_INDEX
, S_000070_MC_IND_ADDR(reg
) |
922 S_000070_MC_IND_CITF_ARB0(1));
923 r
= RREG32(R_000074_MC_IND_DATA
);
924 spin_unlock_irqrestore(&rdev
->mc_idx_lock
, flags
);
928 void rs600_mc_wreg(struct radeon_device
*rdev
, uint32_t reg
, uint32_t v
)
932 spin_lock_irqsave(&rdev
->mc_idx_lock
, flags
);
933 WREG32(R_000070_MC_IND_INDEX
, S_000070_MC_IND_ADDR(reg
) |
934 S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
935 WREG32(R_000074_MC_IND_DATA
, v
);
936 spin_unlock_irqrestore(&rdev
->mc_idx_lock
, flags
);
939 static void rs600_debugfs(struct radeon_device
*rdev
)
941 if (r100_debugfs_rbbm_init(rdev
))
942 DRM_ERROR("Failed to register debugfs file for RBBM !\n");
945 void rs600_set_safe_registers(struct radeon_device
*rdev
)
947 rdev
->config
.r300
.reg_safe_bm
= rs600_reg_safe_bm
;
948 rdev
->config
.r300
.reg_safe_bm_size
= ARRAY_SIZE(rs600_reg_safe_bm
);
951 static void rs600_mc_program(struct radeon_device
*rdev
)
953 struct rv515_mc_save save
;
955 /* Stops all mc clients */
956 rv515_mc_stop(rdev
, &save
);
958 /* Wait for mc idle */
959 if (rs600_mc_wait_for_idle(rdev
))
960 dev_warn(rdev
->dev
, "Wait MC idle timeout before updating MC.\n");
962 /* FIXME: What does AGP means for such chipset ? */
963 WREG32_MC(R_000005_MC_AGP_LOCATION
, 0x0FFFFFFF);
964 WREG32_MC(R_000006_AGP_BASE
, 0);
965 WREG32_MC(R_000007_AGP_BASE_2
, 0);
967 WREG32_MC(R_000004_MC_FB_LOCATION
,
968 S_000004_MC_FB_START(rdev
->mc
.vram_start
>> 16) |
969 S_000004_MC_FB_TOP(rdev
->mc
.vram_end
>> 16));
970 WREG32(R_000134_HDP_FB_LOCATION
,
971 S_000134_HDP_FB_START(rdev
->mc
.vram_start
>> 16));
973 rv515_mc_resume(rdev
, &save
);
976 static int rs600_startup(struct radeon_device
*rdev
)
980 rs600_mc_program(rdev
);
982 rv515_clock_startup(rdev
);
983 /* Initialize GPU configuration (# pipes, ...) */
984 rs600_gpu_init(rdev
);
985 /* Initialize GART (initialize after TTM so we can allocate
986 * memory through TTM but finalize after TTM) */
987 r
= rs600_gart_enable(rdev
);
991 /* allocate wb buffer */
992 r
= radeon_wb_init(rdev
);
996 r
= radeon_fence_driver_start_ring(rdev
, RADEON_RING_TYPE_GFX_INDEX
);
998 dev_err(rdev
->dev
, "failed initializing CP fences (%d).\n", r
);
1003 if (!rdev
->irq
.installed
) {
1004 r
= radeon_irq_kms_init(rdev
);
1009 rs600_irq_set(rdev
);
1010 rdev
->config
.r300
.hdp_cntl
= RREG32(RADEON_HOST_PATH_CNTL
);
1011 /* 1M ring buffer */
1012 r
= r100_cp_init(rdev
, 1024 * 1024);
1014 dev_err(rdev
->dev
, "failed initializing CP (%d).\n", r
);
1018 r
= radeon_ib_pool_init(rdev
);
1020 dev_err(rdev
->dev
, "IB initialization failed (%d).\n", r
);
1024 r
= radeon_audio_init(rdev
);
1026 dev_err(rdev
->dev
, "failed initializing audio\n");
1033 int rs600_resume(struct radeon_device
*rdev
)
1037 /* Make sur GART are not working */
1038 rs600_gart_disable(rdev
);
1039 /* Resume clock before doing reset */
1040 rv515_clock_startup(rdev
);
1041 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
1042 if (radeon_asic_reset(rdev
)) {
1043 dev_warn(rdev
->dev
, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
1044 RREG32(R_000E40_RBBM_STATUS
),
1045 RREG32(R_0007C0_CP_STAT
));
1048 atom_asic_init(rdev
->mode_info
.atom_context
);
1049 /* Resume clock after posting */
1050 rv515_clock_startup(rdev
);
1051 /* Initialize surface registers */
1052 radeon_surface_init(rdev
);
1054 rdev
->accel_working
= true;
1055 r
= rs600_startup(rdev
);
1057 rdev
->accel_working
= false;
1062 int rs600_suspend(struct radeon_device
*rdev
)
1064 radeon_pm_suspend(rdev
);
1065 radeon_audio_fini(rdev
);
1066 r100_cp_disable(rdev
);
1067 radeon_wb_disable(rdev
);
1068 rs600_irq_disable(rdev
);
1069 rs600_gart_disable(rdev
);
1073 void rs600_fini(struct radeon_device
*rdev
)
1075 radeon_pm_fini(rdev
);
1076 radeon_audio_fini(rdev
);
1078 radeon_wb_fini(rdev
);
1079 radeon_ib_pool_fini(rdev
);
1080 radeon_gem_fini(rdev
);
1081 rs600_gart_fini(rdev
);
1082 radeon_irq_kms_fini(rdev
);
1083 radeon_fence_driver_fini(rdev
);
1084 radeon_bo_fini(rdev
);
1085 radeon_atombios_fini(rdev
);
1090 int rs600_init(struct radeon_device
*rdev
)
1095 rv515_vga_render_disable(rdev
);
1096 /* Initialize scratch registers */
1097 radeon_scratch_init(rdev
);
1098 /* Initialize surface registers */
1099 radeon_surface_init(rdev
);
1100 /* restore some register to sane defaults */
1101 r100_restore_sanity(rdev
);
1103 if (!radeon_get_bios(rdev
)) {
1104 if (ASIC_IS_AVIVO(rdev
))
1107 if (rdev
->is_atom_bios
) {
1108 r
= radeon_atombios_init(rdev
);
1112 dev_err(rdev
->dev
, "Expecting atombios for RS600 GPU\n");
1115 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
1116 if (radeon_asic_reset(rdev
)) {
1118 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
1119 RREG32(R_000E40_RBBM_STATUS
),
1120 RREG32(R_0007C0_CP_STAT
));
1122 /* check if cards are posted or not */
1123 if (radeon_boot_test_post_card(rdev
) == false)
1126 /* Initialize clocks */
1127 radeon_get_clock_info(rdev
->ddev
);
1128 /* initialize memory controller */
1129 rs600_mc_init(rdev
);
1130 rs600_debugfs(rdev
);
1132 r
= radeon_fence_driver_init(rdev
);
1135 /* Memory manager */
1136 r
= radeon_bo_init(rdev
);
1139 r
= rs600_gart_init(rdev
);
1142 rs600_set_safe_registers(rdev
);
1144 /* Initialize power management */
1145 radeon_pm_init(rdev
);
1147 rdev
->accel_working
= true;
1148 r
= rs600_startup(rdev
);
1150 /* Somethings want wront with the accel init stop accel */
1151 dev_err(rdev
->dev
, "Disabling GPU acceleration\n");
1153 radeon_wb_fini(rdev
);
1154 radeon_ib_pool_fini(rdev
);
1155 rs600_gart_fini(rdev
);
1156 radeon_irq_kms_fini(rdev
);
1157 rdev
->accel_working
= false;