2 * max8997-irq.c - Interrupt controller support for MAX8997
4 * Copyright (C) 2011 Samsung Electronics Co.Ltd
5 * MyungJoo Ham <myungjoo.ham@samsung.com>
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 * This driver is based on max8998-irq.c
24 #include <linux/err.h>
25 #include <linux/irq.h>
26 #include <linux/interrupt.h>
27 #include <linux/mfd/max8997.h>
28 #include <linux/mfd/max8997-private.h>
30 static const u8 max8997_mask_reg
[] = {
31 [PMIC_INT1
] = MAX8997_REG_INT1MSK
,
32 [PMIC_INT2
] = MAX8997_REG_INT2MSK
,
33 [PMIC_INT3
] = MAX8997_REG_INT3MSK
,
34 [PMIC_INT4
] = MAX8997_REG_INT4MSK
,
35 [FUEL_GAUGE
] = MAX8997_REG_INVALID
,
36 [MUIC_INT1
] = MAX8997_MUIC_REG_INTMASK1
,
37 [MUIC_INT2
] = MAX8997_MUIC_REG_INTMASK2
,
38 [MUIC_INT3
] = MAX8997_MUIC_REG_INTMASK3
,
39 [GPIO_LOW
] = MAX8997_REG_INVALID
,
40 [GPIO_HI
] = MAX8997_REG_INVALID
,
41 [FLASH_STATUS
] = MAX8997_REG_INVALID
,
44 static struct i2c_client
*get_i2c(struct max8997_dev
*max8997
,
45 enum max8997_irq_source src
)
48 case PMIC_INT1
... PMIC_INT4
:
52 case MUIC_INT1
... MUIC_INT3
:
54 case GPIO_LOW
... GPIO_HI
:
59 return ERR_PTR(-EINVAL
);
63 struct max8997_irq_data
{
65 enum max8997_irq_source group
;
68 #define DECLARE_IRQ(idx, _group, _mask) \
69 [(idx)] = { .group = (_group), .mask = (_mask) }
70 static const struct max8997_irq_data max8997_irqs
[] = {
71 DECLARE_IRQ(MAX8997_PMICIRQ_PWRONR
, PMIC_INT1
, 1 << 0),
72 DECLARE_IRQ(MAX8997_PMICIRQ_PWRONF
, PMIC_INT1
, 1 << 1),
73 DECLARE_IRQ(MAX8997_PMICIRQ_PWRON1SEC
, PMIC_INT1
, 1 << 3),
74 DECLARE_IRQ(MAX8997_PMICIRQ_JIGONR
, PMIC_INT1
, 1 << 4),
75 DECLARE_IRQ(MAX8997_PMICIRQ_JIGONF
, PMIC_INT1
, 1 << 5),
76 DECLARE_IRQ(MAX8997_PMICIRQ_LOWBAT2
, PMIC_INT1
, 1 << 6),
77 DECLARE_IRQ(MAX8997_PMICIRQ_LOWBAT1
, PMIC_INT1
, 1 << 7),
79 DECLARE_IRQ(MAX8997_PMICIRQ_JIGR
, PMIC_INT2
, 1 << 0),
80 DECLARE_IRQ(MAX8997_PMICIRQ_JIGF
, PMIC_INT2
, 1 << 1),
81 DECLARE_IRQ(MAX8997_PMICIRQ_MR
, PMIC_INT2
, 1 << 2),
82 DECLARE_IRQ(MAX8997_PMICIRQ_DVS1OK
, PMIC_INT2
, 1 << 3),
83 DECLARE_IRQ(MAX8997_PMICIRQ_DVS2OK
, PMIC_INT2
, 1 << 4),
84 DECLARE_IRQ(MAX8997_PMICIRQ_DVS3OK
, PMIC_INT2
, 1 << 5),
85 DECLARE_IRQ(MAX8997_PMICIRQ_DVS4OK
, PMIC_INT2
, 1 << 6),
87 DECLARE_IRQ(MAX8997_PMICIRQ_CHGINS
, PMIC_INT3
, 1 << 0),
88 DECLARE_IRQ(MAX8997_PMICIRQ_CHGRM
, PMIC_INT3
, 1 << 1),
89 DECLARE_IRQ(MAX8997_PMICIRQ_DCINOVP
, PMIC_INT3
, 1 << 2),
90 DECLARE_IRQ(MAX8997_PMICIRQ_TOPOFFR
, PMIC_INT3
, 1 << 3),
91 DECLARE_IRQ(MAX8997_PMICIRQ_CHGRSTF
, PMIC_INT3
, 1 << 5),
92 DECLARE_IRQ(MAX8997_PMICIRQ_MBCHGTMEXPD
, PMIC_INT3
, 1 << 7),
94 DECLARE_IRQ(MAX8997_PMICIRQ_RTC60S
, PMIC_INT4
, 1 << 0),
95 DECLARE_IRQ(MAX8997_PMICIRQ_RTCA1
, PMIC_INT4
, 1 << 1),
96 DECLARE_IRQ(MAX8997_PMICIRQ_RTCA2
, PMIC_INT4
, 1 << 2),
97 DECLARE_IRQ(MAX8997_PMICIRQ_SMPL_INT
, PMIC_INT4
, 1 << 3),
98 DECLARE_IRQ(MAX8997_PMICIRQ_RTC1S
, PMIC_INT4
, 1 << 4),
99 DECLARE_IRQ(MAX8997_PMICIRQ_WTSR
, PMIC_INT4
, 1 << 5),
101 DECLARE_IRQ(MAX8997_MUICIRQ_ADCError
, MUIC_INT1
, 1 << 2),
102 DECLARE_IRQ(MAX8997_MUICIRQ_ADCLow
, MUIC_INT1
, 1 << 1),
103 DECLARE_IRQ(MAX8997_MUICIRQ_ADC
, MUIC_INT1
, 1 << 0),
105 DECLARE_IRQ(MAX8997_MUICIRQ_VBVolt
, MUIC_INT2
, 1 << 4),
106 DECLARE_IRQ(MAX8997_MUICIRQ_DBChg
, MUIC_INT2
, 1 << 3),
107 DECLARE_IRQ(MAX8997_MUICIRQ_DCDTmr
, MUIC_INT2
, 1 << 2),
108 DECLARE_IRQ(MAX8997_MUICIRQ_ChgDetRun
, MUIC_INT2
, 1 << 1),
109 DECLARE_IRQ(MAX8997_MUICIRQ_ChgTyp
, MUIC_INT2
, 1 << 0),
111 DECLARE_IRQ(MAX8997_MUICIRQ_OVP
, MUIC_INT3
, 1 << 2),
114 static void max8997_irq_lock(struct irq_data
*data
)
116 struct max8997_dev
*max8997
= irq_get_chip_data(data
->irq
);
118 mutex_lock(&max8997
->irqlock
);
121 static void max8997_irq_sync_unlock(struct irq_data
*data
)
123 struct max8997_dev
*max8997
= irq_get_chip_data(data
->irq
);
126 for (i
= 0; i
< MAX8997_IRQ_GROUP_NR
; i
++) {
127 u8 mask_reg
= max8997_mask_reg
[i
];
128 struct i2c_client
*i2c
= get_i2c(max8997
, i
);
130 if (mask_reg
== MAX8997_REG_INVALID
||
133 max8997
->irq_masks_cache
[i
] = max8997
->irq_masks_cur
[i
];
135 max8997_write_reg(i2c
, max8997_mask_reg
[i
],
136 max8997
->irq_masks_cur
[i
]);
139 mutex_unlock(&max8997
->irqlock
);
142 static const inline struct max8997_irq_data
*
143 irq_to_max8997_irq(struct max8997_dev
*max8997
, int irq
)
145 struct irq_data
*data
= irq_get_irq_data(irq
);
146 return &max8997_irqs
[data
->hwirq
];
149 static void max8997_irq_mask(struct irq_data
*data
)
151 struct max8997_dev
*max8997
= irq_get_chip_data(data
->irq
);
152 const struct max8997_irq_data
*irq_data
= irq_to_max8997_irq(max8997
,
155 max8997
->irq_masks_cur
[irq_data
->group
] |= irq_data
->mask
;
158 static void max8997_irq_unmask(struct irq_data
*data
)
160 struct max8997_dev
*max8997
= irq_get_chip_data(data
->irq
);
161 const struct max8997_irq_data
*irq_data
= irq_to_max8997_irq(max8997
,
164 max8997
->irq_masks_cur
[irq_data
->group
] &= ~irq_data
->mask
;
167 static struct irq_chip max8997_irq_chip
= {
169 .irq_bus_lock
= max8997_irq_lock
,
170 .irq_bus_sync_unlock
= max8997_irq_sync_unlock
,
171 .irq_mask
= max8997_irq_mask
,
172 .irq_unmask
= max8997_irq_unmask
,
175 #define MAX8997_IRQSRC_PMIC (1 << 1)
176 #define MAX8997_IRQSRC_FUELGAUGE (1 << 2)
177 #define MAX8997_IRQSRC_MUIC (1 << 3)
178 #define MAX8997_IRQSRC_GPIO (1 << 4)
179 #define MAX8997_IRQSRC_FLASH (1 << 5)
180 static irqreturn_t
max8997_irq_thread(int irq
, void *data
)
182 struct max8997_dev
*max8997
= data
;
183 u8 irq_reg
[MAX8997_IRQ_GROUP_NR
] = {};
188 ret
= max8997_read_reg(max8997
->i2c
, MAX8997_REG_INTSRC
, &irq_src
);
190 dev_err(max8997
->dev
, "Failed to read interrupt source: %d\n",
195 if (irq_src
& MAX8997_IRQSRC_PMIC
) {
196 /* PMIC INT1 ~ INT4 */
197 max8997_bulk_read(max8997
->i2c
, MAX8997_REG_INT1
, 4,
198 &irq_reg
[PMIC_INT1
]);
200 if (irq_src
& MAX8997_IRQSRC_FUELGAUGE
) {
204 * This is to be supported by Max17042 driver. When
205 * an interrupt incurs here, it should be relayed to a
206 * Max17042 device that is connected (probably by
207 * platform-data). However, we do not have interrupt
208 * handling in Max17042 driver currently. The Max17042 IRQ
209 * driver should be ready to be used as a stand-alone device and
210 * a Max8997-dependent device. Because it is not ready in
211 * Max17042-side and it is not too critical in operating
212 * Max8997, we do not implement this in initial releases.
214 irq_reg
[FUEL_GAUGE
] = 0;
216 if (irq_src
& MAX8997_IRQSRC_MUIC
) {
217 /* MUIC INT1 ~ INT3 */
218 max8997_bulk_read(max8997
->muic
, MAX8997_MUIC_REG_INT1
, 3,
219 &irq_reg
[MUIC_INT1
]);
221 if (irq_src
& MAX8997_IRQSRC_GPIO
) {
223 u8 gpio_info
[MAX8997_NUM_GPIO
];
225 irq_reg
[GPIO_LOW
] = 0;
226 irq_reg
[GPIO_HI
] = 0;
228 max8997_bulk_read(max8997
->i2c
, MAX8997_REG_GPIOCNTL1
,
229 MAX8997_NUM_GPIO
, gpio_info
);
230 for (i
= 0; i
< MAX8997_NUM_GPIO
; i
++) {
231 bool interrupt
= false;
233 switch (gpio_info
[i
] & MAX8997_GPIO_INT_MASK
) {
234 case MAX8997_GPIO_INT_BOTH
:
235 if (max8997
->gpio_status
[i
] != gpio_info
[i
])
238 case MAX8997_GPIO_INT_RISE
:
239 if ((max8997
->gpio_status
[i
] != gpio_info
[i
]) &&
240 (gpio_info
[i
] & MAX8997_GPIO_DATA_MASK
))
243 case MAX8997_GPIO_INT_FALL
:
244 if ((max8997
->gpio_status
[i
] != gpio_info
[i
]) &&
245 !(gpio_info
[i
] & MAX8997_GPIO_DATA_MASK
))
254 irq_reg
[GPIO_LOW
] |= (1 << i
);
256 irq_reg
[GPIO_HI
] |= (1 << (i
- 8));
261 if (irq_src
& MAX8997_IRQSRC_FLASH
) {
262 /* Flash Status Interrupt */
263 ret
= max8997_read_reg(max8997
->i2c
, MAX8997_REG_FLASHSTATUS
,
264 &irq_reg
[FLASH_STATUS
]);
268 for (i
= 0; i
< MAX8997_IRQ_GROUP_NR
; i
++)
269 irq_reg
[i
] &= ~max8997
->irq_masks_cur
[i
];
272 for (i
= 0; i
< MAX8997_IRQ_NR
; i
++) {
273 if (irq_reg
[max8997_irqs
[i
].group
] & max8997_irqs
[i
].mask
) {
274 cur_irq
= irq_find_mapping(max8997
->irq_domain
, i
);
276 handle_nested_irq(cur_irq
);
283 int max8997_irq_resume(struct max8997_dev
*max8997
)
285 if (max8997
->irq
&& max8997
->irq_domain
)
286 max8997_irq_thread(0, max8997
);
290 static int max8997_irq_domain_map(struct irq_domain
*d
, unsigned int irq
,
293 struct max8997_dev
*max8997
= d
->host_data
;
295 irq_set_chip_data(irq
, max8997
);
296 irq_set_chip_and_handler(irq
, &max8997_irq_chip
, handle_edge_irq
);
297 irq_set_nested_thread(irq
, 1);
299 set_irq_flags(irq
, IRQF_VALID
);
301 irq_set_noprobe(irq
);
306 static struct irq_domain_ops max8997_irq_domain_ops
= {
307 .map
= max8997_irq_domain_map
,
310 int max8997_irq_init(struct max8997_dev
*max8997
)
312 struct irq_domain
*domain
;
318 dev_warn(max8997
->dev
, "No interrupt specified.\n");
322 mutex_init(&max8997
->irqlock
);
324 /* Mask individual interrupt sources */
325 for (i
= 0; i
< MAX8997_IRQ_GROUP_NR
; i
++) {
326 struct i2c_client
*i2c
;
328 max8997
->irq_masks_cur
[i
] = 0xff;
329 max8997
->irq_masks_cache
[i
] = 0xff;
330 i2c
= get_i2c(max8997
, i
);
332 if (IS_ERR_OR_NULL(i2c
))
334 if (max8997_mask_reg
[i
] == MAX8997_REG_INVALID
)
337 max8997_write_reg(i2c
, max8997_mask_reg
[i
], 0xff);
340 for (i
= 0; i
< MAX8997_NUM_GPIO
; i
++) {
341 max8997
->gpio_status
[i
] = (max8997_read_reg(max8997
->i2c
,
342 MAX8997_REG_GPIOCNTL1
+ i
,
344 & MAX8997_GPIO_DATA_MASK
) ?
348 domain
= irq_domain_add_linear(NULL
, MAX8997_IRQ_NR
,
349 &max8997_irq_domain_ops
, max8997
);
351 dev_err(max8997
->dev
, "could not create irq domain\n");
354 max8997
->irq_domain
= domain
;
356 ret
= request_threaded_irq(max8997
->irq
, NULL
, max8997_irq_thread
,
357 IRQF_TRIGGER_FALLING
| IRQF_ONESHOT
,
358 "max8997-irq", max8997
);
361 dev_err(max8997
->dev
, "Failed to request IRQ %d: %d\n",
369 ret
= request_threaded_irq(max8997
->ono
, NULL
, max8997_irq_thread
,
370 IRQF_TRIGGER_FALLING
| IRQF_TRIGGER_RISING
|
371 IRQF_ONESHOT
, "max8997-ono", max8997
);
374 dev_err(max8997
->dev
, "Failed to request ono-IRQ %d: %d\n",
380 void max8997_irq_exit(struct max8997_dev
*max8997
)
383 free_irq(max8997
->ono
, max8997
);
386 free_irq(max8997
->irq
, max8997
);