2 * Intel Core SoC Power Management Controller Driver
4 * Copyright (c) 2016, Intel Corporation.
7 * Authors: Rajneesh Bhardwaj <rajneesh.bhardwaj@intel.com>
8 * Vishwanath Somayaji <vishwanath.somayaji@intel.com>
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms and conditions of the GNU General Public License,
12 * version 2, as published by the Free Software Foundation.
14 * This program is distributed in the hope it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
21 #include <linux/debugfs.h>
22 #include <linux/device.h>
23 #include <linux/init.h>
25 #include <linux/pci.h>
26 #include <linux/seq_file.h>
28 #include <asm/cpu_device_id.h>
29 #include <asm/pmc_core.h>
31 #include "intel_pmc_core.h"
33 static struct pmc_dev pmc
;
35 static const struct pci_device_id pmc_pci_ids
[] = {
36 { PCI_VDEVICE(INTEL
, SPT_PMC_PCI_DEVICE_ID
), (kernel_ulong_t
)NULL
},
40 static inline u32
pmc_core_reg_read(struct pmc_dev
*pmcdev
, int reg_offset
)
42 return readl(pmcdev
->regbase
+ reg_offset
);
45 static inline u32
pmc_core_adjust_slp_s0_step(u32 value
)
47 return value
* SPT_PMC_SLP_S0_RES_COUNTER_STEP
;
51 * intel_pmc_slp_s0_counter_read() - Read SLP_S0 residency.
52 * @data: Out param that contains current SLP_S0 count.
54 * This API currently supports Intel Skylake SoC and Sunrise
55 * Point Platform Controller Hub. Future platform support
56 * should be added for platforms that support low power modes
57 * beyond Package C10 state.
59 * SLP_S0_RESIDENCY counter counts in 100 us granularity per
60 * step hence function populates the multiplied value in out
63 * Return: an error code or 0 on success.
65 int intel_pmc_slp_s0_counter_read(u32
*data
)
67 struct pmc_dev
*pmcdev
= &pmc
;
70 if (!pmcdev
->has_slp_s0_res
)
73 value
= pmc_core_reg_read(pmcdev
, SPT_PMC_SLP_S0_RES_COUNTER_OFFSET
);
74 *data
= pmc_core_adjust_slp_s0_step(value
);
78 EXPORT_SYMBOL_GPL(intel_pmc_slp_s0_counter_read
);
80 #if IS_ENABLED(CONFIG_DEBUG_FS)
81 static int pmc_core_dev_state_show(struct seq_file
*s
, void *unused
)
83 struct pmc_dev
*pmcdev
= s
->private;
86 counter_val
= pmc_core_reg_read(pmcdev
,
87 SPT_PMC_SLP_S0_RES_COUNTER_OFFSET
);
88 seq_printf(s
, "%u\n", pmc_core_adjust_slp_s0_step(counter_val
));
93 static int pmc_core_dev_state_open(struct inode
*inode
, struct file
*file
)
95 return single_open(file
, pmc_core_dev_state_show
, inode
->i_private
);
98 static const struct file_operations pmc_core_dev_state_ops
= {
99 .open
= pmc_core_dev_state_open
,
102 .release
= single_release
,
105 static void pmc_core_dbgfs_unregister(struct pmc_dev
*pmcdev
)
107 debugfs_remove_recursive(pmcdev
->dbgfs_dir
);
110 static int pmc_core_dbgfs_register(struct pmc_dev
*pmcdev
)
112 struct dentry
*dir
, *file
;
114 dir
= debugfs_create_dir("pmc_core", NULL
);
118 pmcdev
->dbgfs_dir
= dir
;
119 file
= debugfs_create_file("slp_s0_residency_usec", S_IFREG
| S_IRUGO
,
120 dir
, pmcdev
, &pmc_core_dev_state_ops
);
123 pmc_core_dbgfs_unregister(pmcdev
);
130 static inline int pmc_core_dbgfs_register(struct pmc_dev
*pmcdev
)
135 static inline void pmc_core_dbgfs_unregister(struct pmc_dev
*pmcdev
)
138 #endif /* CONFIG_DEBUG_FS */
140 static const struct x86_cpu_id intel_pmc_core_ids
[] = {
141 { X86_VENDOR_INTEL
, 6, 0x4e, X86_FEATURE_MWAIT
,
142 (kernel_ulong_t
)NULL
}, /* Skylake CPUID Signature */
143 { X86_VENDOR_INTEL
, 6, 0x5e, X86_FEATURE_MWAIT
,
144 (kernel_ulong_t
)NULL
}, /* Skylake CPUID Signature */
148 static int pmc_core_probe(struct pci_dev
*dev
, const struct pci_device_id
*id
)
150 struct device
*ptr_dev
= &dev
->dev
;
151 struct pmc_dev
*pmcdev
= &pmc
;
152 const struct x86_cpu_id
*cpu_id
;
155 cpu_id
= x86_match_cpu(intel_pmc_core_ids
);
157 dev_dbg(&dev
->dev
, "PMC Core: cpuid mismatch.\n");
161 err
= pcim_enable_device(dev
);
163 dev_dbg(&dev
->dev
, "PMC Core: failed to enable Power Management Controller.\n");
167 err
= pci_read_config_dword(dev
,
168 SPT_PMC_BASE_ADDR_OFFSET
,
171 dev_dbg(&dev
->dev
, "PMC Core: failed to read PCI config space.\n");
174 dev_dbg(&dev
->dev
, "PMC Core: PWRMBASE is %#x\n", pmcdev
->base_addr
);
176 pmcdev
->regbase
= devm_ioremap_nocache(ptr_dev
,
178 SPT_PMC_MMIO_REG_LEN
);
179 if (!pmcdev
->regbase
) {
180 dev_dbg(&dev
->dev
, "PMC Core: ioremap failed.\n");
184 err
= pmc_core_dbgfs_register(pmcdev
);
186 dev_err(&dev
->dev
, "PMC Core: debugfs register failed.\n");
190 pmc
.has_slp_s0_res
= true;
194 static struct pci_driver intel_pmc_core_driver
= {
195 .name
= "intel_pmc_core",
196 .id_table
= pmc_pci_ids
,
197 .probe
= pmc_core_probe
,
200 builtin_pci_driver(intel_pmc_core_driver
);