2 * xHCI host controller driver for R-Car SoCs
4 * Copyright (C) 2014 Renesas Electronics Corporation
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * version 2 as published by the Free Software Foundation.
11 #include <linux/firmware.h>
12 #include <linux/module.h>
13 #include <linux/platform_device.h>
15 #include <linux/usb/phy.h>
18 #include "xhci-plat.h"
19 #include "xhci-rcar.h"
22 * - The V2 firmware is possible to use on R-Car Gen2. However, the V2 causes
23 * performance degradation. So, this driver continues to use the V1 if R-Car
25 * - The V1 firmware is impossible to use on R-Car Gen3.
27 MODULE_FIRMWARE(XHCI_RCAR_FIRMWARE_NAME_V1
);
28 MODULE_FIRMWARE(XHCI_RCAR_FIRMWARE_NAME_V2
);
30 /*** Register Offset ***/
31 #define RCAR_USB3_INT_ENA 0x224 /* Interrupt Enable */
32 #define RCAR_USB3_DL_CTRL 0x250 /* FW Download Control & Status */
33 #define RCAR_USB3_FW_DATA0 0x258 /* FW Data0 */
35 #define RCAR_USB3_LCLK 0xa44 /* LCLK Select */
36 #define RCAR_USB3_CONF1 0xa48 /* USB3.0 Configuration1 */
37 #define RCAR_USB3_CONF2 0xa5c /* USB3.0 Configuration2 */
38 #define RCAR_USB3_CONF3 0xaa8 /* USB3.0 Configuration3 */
39 #define RCAR_USB3_RX_POL 0xab0 /* USB3.0 RX Polarity */
40 #define RCAR_USB3_TX_POL 0xab8 /* USB3.0 TX Polarity */
42 /*** Register Settings ***/
43 /* Interrupt Enable */
44 #define RCAR_USB3_INT_XHC_ENA 0x00000001
45 #define RCAR_USB3_INT_PME_ENA 0x00000002
46 #define RCAR_USB3_INT_HSE_ENA 0x00000004
47 #define RCAR_USB3_INT_ENA_VAL (RCAR_USB3_INT_XHC_ENA | \
48 RCAR_USB3_INT_PME_ENA | RCAR_USB3_INT_HSE_ENA)
50 /* FW Download Control & Status */
51 #define RCAR_USB3_DL_CTRL_ENABLE 0x00000001
52 #define RCAR_USB3_DL_CTRL_FW_SUCCESS 0x00000010
53 #define RCAR_USB3_DL_CTRL_FW_SET_DATA0 0x00000100
56 #define RCAR_USB3_LCLK_ENA_VAL 0x01030001
58 /* USB3.0 Configuration */
59 #define RCAR_USB3_CONF1_VAL 0x00030204
60 #define RCAR_USB3_CONF2_VAL 0x00030300
61 #define RCAR_USB3_CONF3_VAL 0x13802007
64 #define RCAR_USB3_RX_POL_VAL BIT(21)
65 #define RCAR_USB3_TX_POL_VAL BIT(4)
67 static void xhci_rcar_start_gen2(struct usb_hcd
*hcd
)
70 writel(RCAR_USB3_LCLK_ENA_VAL
, hcd
->regs
+ RCAR_USB3_LCLK
);
71 /* USB3.0 Configuration */
72 writel(RCAR_USB3_CONF1_VAL
, hcd
->regs
+ RCAR_USB3_CONF1
);
73 writel(RCAR_USB3_CONF2_VAL
, hcd
->regs
+ RCAR_USB3_CONF2
);
74 writel(RCAR_USB3_CONF3_VAL
, hcd
->regs
+ RCAR_USB3_CONF3
);
76 writel(RCAR_USB3_RX_POL_VAL
, hcd
->regs
+ RCAR_USB3_RX_POL
);
77 writel(RCAR_USB3_TX_POL_VAL
, hcd
->regs
+ RCAR_USB3_TX_POL
);
80 static int xhci_rcar_is_gen2(struct device
*dev
)
82 struct device_node
*node
= dev
->of_node
;
84 return of_device_is_compatible(node
, "renesas,xhci-r8a7790") ||
85 of_device_is_compatible(node
, "renesas,xhci-r8a7791") ||
86 of_device_is_compatible(node
, "renesas,xhci-r8a7793") ||
87 of_device_is_compatible(node
, "renensas,rcar-gen2-xhci");
90 static int xhci_rcar_is_gen3(struct device
*dev
)
92 struct device_node
*node
= dev
->of_node
;
94 return of_device_is_compatible(node
, "renesas,xhci-r8a7795") ||
95 of_device_is_compatible(node
, "renesas,rcar-gen3-xhci");
98 void xhci_rcar_start(struct usb_hcd
*hcd
)
102 if (hcd
->regs
!= NULL
) {
103 /* Interrupt Enable */
104 temp
= readl(hcd
->regs
+ RCAR_USB3_INT_ENA
);
105 temp
|= RCAR_USB3_INT_ENA_VAL
;
106 writel(temp
, hcd
->regs
+ RCAR_USB3_INT_ENA
);
107 if (xhci_rcar_is_gen2(hcd
->self
.controller
))
108 xhci_rcar_start_gen2(hcd
);
112 static int xhci_rcar_download_firmware(struct usb_hcd
*hcd
)
114 struct device
*dev
= hcd
->self
.controller
;
115 void __iomem
*regs
= hcd
->regs
;
116 struct xhci_plat_priv
*priv
= hcd_to_xhci_priv(hcd
);
117 const struct firmware
*fw
;
118 int retval
, index
, j
, time
;
122 /* request R-Car USB3.0 firmware */
123 retval
= request_firmware(&fw
, priv
->firmware_name
, dev
);
127 /* download R-Car USB3.0 firmware */
128 temp
= readl(regs
+ RCAR_USB3_DL_CTRL
);
129 temp
|= RCAR_USB3_DL_CTRL_ENABLE
;
130 writel(temp
, regs
+ RCAR_USB3_DL_CTRL
);
132 for (index
= 0; index
< fw
->size
; index
+= 4) {
133 /* to avoid reading beyond the end of the buffer */
134 for (data
= 0, j
= 3; j
>= 0; j
--) {
135 if ((j
+ index
) < fw
->size
)
136 data
|= fw
->data
[index
+ j
] << (8 * j
);
138 writel(data
, regs
+ RCAR_USB3_FW_DATA0
);
139 temp
= readl(regs
+ RCAR_USB3_DL_CTRL
);
140 temp
|= RCAR_USB3_DL_CTRL_FW_SET_DATA0
;
141 writel(temp
, regs
+ RCAR_USB3_DL_CTRL
);
143 for (time
= 0; time
< timeout
; time
++) {
144 val
= readl(regs
+ RCAR_USB3_DL_CTRL
);
145 if ((val
& RCAR_USB3_DL_CTRL_FW_SET_DATA0
) == 0)
149 if (time
== timeout
) {
155 temp
= readl(regs
+ RCAR_USB3_DL_CTRL
);
156 temp
&= ~RCAR_USB3_DL_CTRL_ENABLE
;
157 writel(temp
, regs
+ RCAR_USB3_DL_CTRL
);
159 for (time
= 0; time
< timeout
; time
++) {
160 val
= readl(regs
+ RCAR_USB3_DL_CTRL
);
161 if (val
& RCAR_USB3_DL_CTRL_FW_SUCCESS
) {
170 release_firmware(fw
);
175 /* This function needs to initialize a "phy" of usb before */
176 int xhci_rcar_init_quirk(struct usb_hcd
*hcd
)
178 struct xhci_hcd
*xhci
= hcd_to_xhci(hcd
);
180 /* If hcd->regs is NULL, we don't just call the following function */
185 * On R-Car Gen2 and Gen3, the AC64 bit (bit 0) of HCCPARAMS1 is set
186 * to 1. However, these SoCs don't support 64-bit address memory
187 * pointers. So, this driver clears the AC64 bit of xhci->hcc_params
188 * to call dma_set_coherent_mask(dev, DMA_BIT_MASK(32)) in
191 if (xhci_rcar_is_gen2(hcd
->self
.controller
) ||
192 xhci_rcar_is_gen3(hcd
->self
.controller
))
193 xhci
->quirks
|= XHCI_NO_64BIT_SUPPORT
;
195 return xhci_rcar_download_firmware(hcd
);