jbd: Journal block numbers can ever be only 32-bit use unsigned int for them
[linux/fpc-iii.git] / arch / ia64 / include / asm / topology.h
blob7b4c8c70b2d18f7949372899ab056f41d913ed6b
1 /*
2 * Copyright (C) 2002, Erich Focht, NEC
4 * All rights reserved.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
11 #ifndef _ASM_IA64_TOPOLOGY_H
12 #define _ASM_IA64_TOPOLOGY_H
14 #include <asm/acpi.h>
15 #include <asm/numa.h>
16 #include <asm/smp.h>
18 #ifdef CONFIG_NUMA
20 /* Nodes w/o CPUs are preferred for memory allocations, see build_zonelists */
21 #define PENALTY_FOR_NODE_WITH_CPUS 255
24 * Distance above which we begin to use zone reclaim
26 #define RECLAIM_DISTANCE 15
29 * Returns the number of the node containing CPU 'cpu'
31 #define cpu_to_node(cpu) (int)(cpu_to_node_map[cpu])
34 * Returns a bitmask of CPUs on Node 'node'.
36 #define node_to_cpumask(node) (node_to_cpu_mask[node])
37 #define cpumask_of_node(node) (&node_to_cpu_mask[node])
40 * Returns the number of the node containing Node 'nid'.
41 * Not implemented here. Multi-level hierarchies detected with
42 * the help of node_distance().
44 #define parent_node(nid) (nid)
47 * Determines the node for a given pci bus
49 #define pcibus_to_node(bus) PCI_CONTROLLER(bus)->node
51 void build_cpu_to_node_map(void);
53 #define SD_CPU_INIT (struct sched_domain) { \
54 .parent = NULL, \
55 .child = NULL, \
56 .groups = NULL, \
57 .min_interval = 1, \
58 .max_interval = 4, \
59 .busy_factor = 64, \
60 .imbalance_pct = 125, \
61 .cache_nice_tries = 2, \
62 .busy_idx = 2, \
63 .idle_idx = 1, \
64 .newidle_idx = 2, \
65 .wake_idx = 1, \
66 .forkexec_idx = 1, \
67 .flags = SD_LOAD_BALANCE \
68 | SD_BALANCE_NEWIDLE \
69 | SD_BALANCE_EXEC \
70 | SD_WAKE_AFFINE, \
71 .last_balance = jiffies, \
72 .balance_interval = 1, \
73 .nr_balance_failed = 0, \
76 /* sched_domains SD_NODE_INIT for IA64 NUMA machines */
77 #define SD_NODE_INIT (struct sched_domain) { \
78 .parent = NULL, \
79 .child = NULL, \
80 .groups = NULL, \
81 .min_interval = 8, \
82 .max_interval = 8*(min(num_online_cpus(), 32U)), \
83 .busy_factor = 64, \
84 .imbalance_pct = 125, \
85 .cache_nice_tries = 2, \
86 .busy_idx = 3, \
87 .idle_idx = 2, \
88 .newidle_idx = 2, \
89 .wake_idx = 1, \
90 .forkexec_idx = 1, \
91 .flags = SD_LOAD_BALANCE \
92 | SD_BALANCE_EXEC \
93 | SD_BALANCE_FORK \
94 | SD_SERIALIZE \
95 | SD_WAKE_BALANCE, \
96 .last_balance = jiffies, \
97 .balance_interval = 64, \
98 .nr_balance_failed = 0, \
101 #endif /* CONFIG_NUMA */
103 #ifdef CONFIG_SMP
104 #define topology_physical_package_id(cpu) (cpu_data(cpu)->socket_id)
105 #define topology_core_id(cpu) (cpu_data(cpu)->core_id)
106 #define topology_core_siblings(cpu) (cpu_core_map[cpu])
107 #define topology_thread_siblings(cpu) (per_cpu(cpu_sibling_map, cpu))
108 #define topology_core_cpumask(cpu) (&cpu_core_map[cpu])
109 #define topology_thread_cpumask(cpu) (&per_cpu(cpu_sibling_map, cpu))
110 #define smt_capable() (smp_num_siblings > 1)
111 #endif
113 extern void arch_fix_phys_package_id(int num, u32 slot);
115 #define cpumask_of_pcibus(bus) (pcibus_to_node(bus) == -1 ? \
116 cpu_all_mask : \
117 cpumask_of_node(pcibus_to_node(bus)))
119 #include <asm-generic/topology.h>
121 #endif /* _ASM_IA64_TOPOLOGY_H */