2 * TI OMAP Real Time Clock interface for Linux
4 * Copyright (C) 2003 MontaVista Software, Inc.
5 * Author: George G. Davis <gdavis@mvista.com> or <source@mvista.com>
7 * Copyright (C) 2006 David Brownell (new RTC framework)
8 * Copyright (C) 2014 Johan Hovold <johan@kernel.org>
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version
13 * 2 of the License, or (at your option) any later version.
16 #include <linux/kernel.h>
17 #include <linux/init.h>
18 #include <linux/module.h>
19 #include <linux/ioport.h>
20 #include <linux/delay.h>
21 #include <linux/rtc.h>
22 #include <linux/bcd.h>
23 #include <linux/platform_device.h>
25 #include <linux/of_device.h>
26 #include <linux/pm_runtime.h>
30 * The OMAP RTC is a year/month/day/hours/minutes/seconds BCD clock
31 * with century-range alarm matching, driven by the 32kHz clock.
33 * The main user-visible ways it differs from PC RTCs are by omitting
34 * "don't care" alarm fields and sub-second periodic IRQs, and having
35 * an autoadjust mechanism to calibrate to the true oscillator rate.
37 * Board-specific wiring options include using split power mode with
38 * RTC_OFF_NOFF used as the reset signal (so the RTC won't be reset),
39 * and wiring RTC_WAKE_INT (so the RTC alarm can wake the system from
40 * low power modes) for OMAP1 boards (OMAP-L138 has this built into
41 * the SoC). See the BOARD-SPECIFIC CUSTOMIZATION comment.
45 #define OMAP_RTC_SECONDS_REG 0x00
46 #define OMAP_RTC_MINUTES_REG 0x04
47 #define OMAP_RTC_HOURS_REG 0x08
48 #define OMAP_RTC_DAYS_REG 0x0C
49 #define OMAP_RTC_MONTHS_REG 0x10
50 #define OMAP_RTC_YEARS_REG 0x14
51 #define OMAP_RTC_WEEKS_REG 0x18
53 #define OMAP_RTC_ALARM_SECONDS_REG 0x20
54 #define OMAP_RTC_ALARM_MINUTES_REG 0x24
55 #define OMAP_RTC_ALARM_HOURS_REG 0x28
56 #define OMAP_RTC_ALARM_DAYS_REG 0x2c
57 #define OMAP_RTC_ALARM_MONTHS_REG 0x30
58 #define OMAP_RTC_ALARM_YEARS_REG 0x34
60 #define OMAP_RTC_CTRL_REG 0x40
61 #define OMAP_RTC_STATUS_REG 0x44
62 #define OMAP_RTC_INTERRUPTS_REG 0x48
64 #define OMAP_RTC_COMP_LSB_REG 0x4c
65 #define OMAP_RTC_COMP_MSB_REG 0x50
66 #define OMAP_RTC_OSC_REG 0x54
68 #define OMAP_RTC_KICK0_REG 0x6c
69 #define OMAP_RTC_KICK1_REG 0x70
71 #define OMAP_RTC_IRQWAKEEN 0x7c
73 #define OMAP_RTC_ALARM2_SECONDS_REG 0x80
74 #define OMAP_RTC_ALARM2_MINUTES_REG 0x84
75 #define OMAP_RTC_ALARM2_HOURS_REG 0x88
76 #define OMAP_RTC_ALARM2_DAYS_REG 0x8c
77 #define OMAP_RTC_ALARM2_MONTHS_REG 0x90
78 #define OMAP_RTC_ALARM2_YEARS_REG 0x94
80 #define OMAP_RTC_PMIC_REG 0x98
82 /* OMAP_RTC_CTRL_REG bit fields: */
83 #define OMAP_RTC_CTRL_SPLIT BIT(7)
84 #define OMAP_RTC_CTRL_DISABLE BIT(6)
85 #define OMAP_RTC_CTRL_SET_32_COUNTER BIT(5)
86 #define OMAP_RTC_CTRL_TEST BIT(4)
87 #define OMAP_RTC_CTRL_MODE_12_24 BIT(3)
88 #define OMAP_RTC_CTRL_AUTO_COMP BIT(2)
89 #define OMAP_RTC_CTRL_ROUND_30S BIT(1)
90 #define OMAP_RTC_CTRL_STOP BIT(0)
92 /* OMAP_RTC_STATUS_REG bit fields: */
93 #define OMAP_RTC_STATUS_POWER_UP BIT(7)
94 #define OMAP_RTC_STATUS_ALARM2 BIT(7)
95 #define OMAP_RTC_STATUS_ALARM BIT(6)
96 #define OMAP_RTC_STATUS_1D_EVENT BIT(5)
97 #define OMAP_RTC_STATUS_1H_EVENT BIT(4)
98 #define OMAP_RTC_STATUS_1M_EVENT BIT(3)
99 #define OMAP_RTC_STATUS_1S_EVENT BIT(2)
100 #define OMAP_RTC_STATUS_RUN BIT(1)
101 #define OMAP_RTC_STATUS_BUSY BIT(0)
103 /* OMAP_RTC_INTERRUPTS_REG bit fields: */
104 #define OMAP_RTC_INTERRUPTS_IT_ALARM2 BIT(4)
105 #define OMAP_RTC_INTERRUPTS_IT_ALARM BIT(3)
106 #define OMAP_RTC_INTERRUPTS_IT_TIMER BIT(2)
108 /* OMAP_RTC_OSC_REG bit fields: */
109 #define OMAP_RTC_OSC_32KCLK_EN BIT(6)
111 /* OMAP_RTC_IRQWAKEEN bit fields: */
112 #define OMAP_RTC_IRQWAKEEN_ALARM_WAKEEN BIT(1)
114 /* OMAP_RTC_PMIC bit fields: */
115 #define OMAP_RTC_PMIC_POWER_EN_EN BIT(16)
117 /* OMAP_RTC_KICKER values */
118 #define KICK0_VALUE 0x83e70b13
119 #define KICK1_VALUE 0x95a4f1e0
123 struct omap_rtc_device_type
{
127 bool has_power_up_reset
;
128 void (*lock
)(struct omap_rtc
*rtc
);
129 void (*unlock
)(struct omap_rtc
*rtc
);
133 struct rtc_device
*rtc
;
138 bool is_pmic_controller
;
139 const struct omap_rtc_device_type
*type
;
142 static inline u8
rtc_read(struct omap_rtc
*rtc
, unsigned int reg
)
144 return readb(rtc
->base
+ reg
);
147 static inline u32
rtc_readl(struct omap_rtc
*rtc
, unsigned int reg
)
149 return readl(rtc
->base
+ reg
);
152 static inline void rtc_write(struct omap_rtc
*rtc
, unsigned int reg
, u8 val
)
154 writeb(val
, rtc
->base
+ reg
);
157 static inline void rtc_writel(struct omap_rtc
*rtc
, unsigned int reg
, u32 val
)
159 writel(val
, rtc
->base
+ reg
);
162 static void am3352_rtc_unlock(struct omap_rtc
*rtc
)
164 rtc_writel(rtc
, OMAP_RTC_KICK0_REG
, KICK0_VALUE
);
165 rtc_writel(rtc
, OMAP_RTC_KICK1_REG
, KICK1_VALUE
);
168 static void am3352_rtc_lock(struct omap_rtc
*rtc
)
170 rtc_writel(rtc
, OMAP_RTC_KICK0_REG
, 0);
171 rtc_writel(rtc
, OMAP_RTC_KICK1_REG
, 0);
174 static void default_rtc_unlock(struct omap_rtc
*rtc
)
178 static void default_rtc_lock(struct omap_rtc
*rtc
)
183 * We rely on the rtc framework to handle locking (rtc->ops_lock),
184 * so the only other requirement is that register accesses which
185 * require BUSY to be clear are made with IRQs locally disabled
187 static void rtc_wait_not_busy(struct omap_rtc
*rtc
)
192 /* BUSY may stay active for 1/32768 second (~30 usec) */
193 for (count
= 0; count
< 50; count
++) {
194 status
= rtc_read(rtc
, OMAP_RTC_STATUS_REG
);
195 if (!(status
& OMAP_RTC_STATUS_BUSY
))
199 /* now we have ~15 usec to read/write various registers */
202 static irqreturn_t
rtc_irq(int irq
, void *dev_id
)
204 struct omap_rtc
*rtc
= dev_id
;
205 unsigned long events
= 0;
208 irq_data
= rtc_read(rtc
, OMAP_RTC_STATUS_REG
);
211 if (irq_data
& OMAP_RTC_STATUS_ALARM
) {
212 rtc
->type
->unlock(rtc
);
213 rtc_write(rtc
, OMAP_RTC_STATUS_REG
, OMAP_RTC_STATUS_ALARM
);
214 rtc
->type
->lock(rtc
);
215 events
|= RTC_IRQF
| RTC_AF
;
218 /* 1/sec periodic/update irq? */
219 if (irq_data
& OMAP_RTC_STATUS_1S_EVENT
)
220 events
|= RTC_IRQF
| RTC_UF
;
222 rtc_update_irq(rtc
->rtc
, 1, events
);
227 static int omap_rtc_alarm_irq_enable(struct device
*dev
, unsigned int enabled
)
229 struct omap_rtc
*rtc
= dev_get_drvdata(dev
);
230 u8 reg
, irqwake_reg
= 0;
233 rtc_wait_not_busy(rtc
);
234 reg
= rtc_read(rtc
, OMAP_RTC_INTERRUPTS_REG
);
235 if (rtc
->type
->has_irqwakeen
)
236 irqwake_reg
= rtc_read(rtc
, OMAP_RTC_IRQWAKEEN
);
239 reg
|= OMAP_RTC_INTERRUPTS_IT_ALARM
;
240 irqwake_reg
|= OMAP_RTC_IRQWAKEEN_ALARM_WAKEEN
;
242 reg
&= ~OMAP_RTC_INTERRUPTS_IT_ALARM
;
243 irqwake_reg
&= ~OMAP_RTC_IRQWAKEEN_ALARM_WAKEEN
;
245 rtc_wait_not_busy(rtc
);
246 rtc
->type
->unlock(rtc
);
247 rtc_write(rtc
, OMAP_RTC_INTERRUPTS_REG
, reg
);
248 if (rtc
->type
->has_irqwakeen
)
249 rtc_write(rtc
, OMAP_RTC_IRQWAKEEN
, irqwake_reg
);
250 rtc
->type
->lock(rtc
);
256 /* this hardware doesn't support "don't care" alarm fields */
257 static int tm2bcd(struct rtc_time
*tm
)
259 if (rtc_valid_tm(tm
) != 0)
262 tm
->tm_sec
= bin2bcd(tm
->tm_sec
);
263 tm
->tm_min
= bin2bcd(tm
->tm_min
);
264 tm
->tm_hour
= bin2bcd(tm
->tm_hour
);
265 tm
->tm_mday
= bin2bcd(tm
->tm_mday
);
267 tm
->tm_mon
= bin2bcd(tm
->tm_mon
+ 1);
270 if (tm
->tm_year
< 100 || tm
->tm_year
> 199)
272 tm
->tm_year
= bin2bcd(tm
->tm_year
- 100);
277 static void bcd2tm(struct rtc_time
*tm
)
279 tm
->tm_sec
= bcd2bin(tm
->tm_sec
);
280 tm
->tm_min
= bcd2bin(tm
->tm_min
);
281 tm
->tm_hour
= bcd2bin(tm
->tm_hour
);
282 tm
->tm_mday
= bcd2bin(tm
->tm_mday
);
283 tm
->tm_mon
= bcd2bin(tm
->tm_mon
) - 1;
285 tm
->tm_year
= bcd2bin(tm
->tm_year
) + 100;
288 static void omap_rtc_read_time_raw(struct omap_rtc
*rtc
, struct rtc_time
*tm
)
290 tm
->tm_sec
= rtc_read(rtc
, OMAP_RTC_SECONDS_REG
);
291 tm
->tm_min
= rtc_read(rtc
, OMAP_RTC_MINUTES_REG
);
292 tm
->tm_hour
= rtc_read(rtc
, OMAP_RTC_HOURS_REG
);
293 tm
->tm_mday
= rtc_read(rtc
, OMAP_RTC_DAYS_REG
);
294 tm
->tm_mon
= rtc_read(rtc
, OMAP_RTC_MONTHS_REG
);
295 tm
->tm_year
= rtc_read(rtc
, OMAP_RTC_YEARS_REG
);
298 static int omap_rtc_read_time(struct device
*dev
, struct rtc_time
*tm
)
300 struct omap_rtc
*rtc
= dev_get_drvdata(dev
);
302 /* we don't report wday/yday/isdst ... */
304 rtc_wait_not_busy(rtc
);
305 omap_rtc_read_time_raw(rtc
, tm
);
313 static int omap_rtc_set_time(struct device
*dev
, struct rtc_time
*tm
)
315 struct omap_rtc
*rtc
= dev_get_drvdata(dev
);
321 rtc_wait_not_busy(rtc
);
323 rtc
->type
->unlock(rtc
);
324 rtc_write(rtc
, OMAP_RTC_YEARS_REG
, tm
->tm_year
);
325 rtc_write(rtc
, OMAP_RTC_MONTHS_REG
, tm
->tm_mon
);
326 rtc_write(rtc
, OMAP_RTC_DAYS_REG
, tm
->tm_mday
);
327 rtc_write(rtc
, OMAP_RTC_HOURS_REG
, tm
->tm_hour
);
328 rtc_write(rtc
, OMAP_RTC_MINUTES_REG
, tm
->tm_min
);
329 rtc_write(rtc
, OMAP_RTC_SECONDS_REG
, tm
->tm_sec
);
330 rtc
->type
->lock(rtc
);
337 static int omap_rtc_read_alarm(struct device
*dev
, struct rtc_wkalrm
*alm
)
339 struct omap_rtc
*rtc
= dev_get_drvdata(dev
);
343 rtc_wait_not_busy(rtc
);
345 alm
->time
.tm_sec
= rtc_read(rtc
, OMAP_RTC_ALARM_SECONDS_REG
);
346 alm
->time
.tm_min
= rtc_read(rtc
, OMAP_RTC_ALARM_MINUTES_REG
);
347 alm
->time
.tm_hour
= rtc_read(rtc
, OMAP_RTC_ALARM_HOURS_REG
);
348 alm
->time
.tm_mday
= rtc_read(rtc
, OMAP_RTC_ALARM_DAYS_REG
);
349 alm
->time
.tm_mon
= rtc_read(rtc
, OMAP_RTC_ALARM_MONTHS_REG
);
350 alm
->time
.tm_year
= rtc_read(rtc
, OMAP_RTC_ALARM_YEARS_REG
);
356 interrupts
= rtc_read(rtc
, OMAP_RTC_INTERRUPTS_REG
);
357 alm
->enabled
= !!(interrupts
& OMAP_RTC_INTERRUPTS_IT_ALARM
);
362 static int omap_rtc_set_alarm(struct device
*dev
, struct rtc_wkalrm
*alm
)
364 struct omap_rtc
*rtc
= dev_get_drvdata(dev
);
365 u8 reg
, irqwake_reg
= 0;
367 if (tm2bcd(&alm
->time
) < 0)
371 rtc_wait_not_busy(rtc
);
373 rtc
->type
->unlock(rtc
);
374 rtc_write(rtc
, OMAP_RTC_ALARM_YEARS_REG
, alm
->time
.tm_year
);
375 rtc_write(rtc
, OMAP_RTC_ALARM_MONTHS_REG
, alm
->time
.tm_mon
);
376 rtc_write(rtc
, OMAP_RTC_ALARM_DAYS_REG
, alm
->time
.tm_mday
);
377 rtc_write(rtc
, OMAP_RTC_ALARM_HOURS_REG
, alm
->time
.tm_hour
);
378 rtc_write(rtc
, OMAP_RTC_ALARM_MINUTES_REG
, alm
->time
.tm_min
);
379 rtc_write(rtc
, OMAP_RTC_ALARM_SECONDS_REG
, alm
->time
.tm_sec
);
381 reg
= rtc_read(rtc
, OMAP_RTC_INTERRUPTS_REG
);
382 if (rtc
->type
->has_irqwakeen
)
383 irqwake_reg
= rtc_read(rtc
, OMAP_RTC_IRQWAKEEN
);
386 reg
|= OMAP_RTC_INTERRUPTS_IT_ALARM
;
387 irqwake_reg
|= OMAP_RTC_IRQWAKEEN_ALARM_WAKEEN
;
389 reg
&= ~OMAP_RTC_INTERRUPTS_IT_ALARM
;
390 irqwake_reg
&= ~OMAP_RTC_IRQWAKEEN_ALARM_WAKEEN
;
392 rtc_write(rtc
, OMAP_RTC_INTERRUPTS_REG
, reg
);
393 if (rtc
->type
->has_irqwakeen
)
394 rtc_write(rtc
, OMAP_RTC_IRQWAKEEN
, irqwake_reg
);
395 rtc
->type
->lock(rtc
);
402 static struct omap_rtc
*omap_rtc_power_off_rtc
;
405 * omap_rtc_poweroff: RTC-controlled power off
407 * The RTC can be used to control an external PMIC via the pmic_power_en pin,
408 * which can be configured to transition to OFF on ALARM2 events.
411 * The two-second alarm offset is the shortest offset possible as the alarm
412 * registers must be set before the next timer update and the offset
413 * calculation is too heavy for everything to be done within a single access
416 * Called with local interrupts disabled.
418 static void omap_rtc_power_off(void)
420 struct omap_rtc
*rtc
= omap_rtc_power_off_rtc
;
425 rtc
->type
->unlock(rtc
);
426 /* enable pmic_power_en control */
427 val
= rtc_readl(rtc
, OMAP_RTC_PMIC_REG
);
428 rtc_writel(rtc
, OMAP_RTC_PMIC_REG
, val
| OMAP_RTC_PMIC_POWER_EN_EN
);
430 /* set alarm two seconds from now */
431 omap_rtc_read_time_raw(rtc
, &tm
);
433 rtc_tm_to_time(&tm
, &now
);
434 rtc_time_to_tm(now
+ 2, &tm
);
436 if (tm2bcd(&tm
) < 0) {
437 dev_err(&rtc
->rtc
->dev
, "power off failed\n");
441 rtc_wait_not_busy(rtc
);
443 rtc_write(rtc
, OMAP_RTC_ALARM2_SECONDS_REG
, tm
.tm_sec
);
444 rtc_write(rtc
, OMAP_RTC_ALARM2_MINUTES_REG
, tm
.tm_min
);
445 rtc_write(rtc
, OMAP_RTC_ALARM2_HOURS_REG
, tm
.tm_hour
);
446 rtc_write(rtc
, OMAP_RTC_ALARM2_DAYS_REG
, tm
.tm_mday
);
447 rtc_write(rtc
, OMAP_RTC_ALARM2_MONTHS_REG
, tm
.tm_mon
);
448 rtc_write(rtc
, OMAP_RTC_ALARM2_YEARS_REG
, tm
.tm_year
);
451 * enable ALARM2 interrupt
453 * NOTE: this fails on AM3352 if rtc_write (writeb) is used
455 val
= rtc_read(rtc
, OMAP_RTC_INTERRUPTS_REG
);
456 rtc_writel(rtc
, OMAP_RTC_INTERRUPTS_REG
,
457 val
| OMAP_RTC_INTERRUPTS_IT_ALARM2
);
458 rtc
->type
->lock(rtc
);
461 * Wait for alarm to trigger (within two seconds) and external PMIC to
462 * power off the system. Add a 500 ms margin for external latencies
463 * (e.g. debounce circuits).
468 static struct rtc_class_ops omap_rtc_ops
= {
469 .read_time
= omap_rtc_read_time
,
470 .set_time
= omap_rtc_set_time
,
471 .read_alarm
= omap_rtc_read_alarm
,
472 .set_alarm
= omap_rtc_set_alarm
,
473 .alarm_irq_enable
= omap_rtc_alarm_irq_enable
,
476 static const struct omap_rtc_device_type omap_rtc_default_type
= {
477 .has_power_up_reset
= true,
478 .lock
= default_rtc_lock
,
479 .unlock
= default_rtc_unlock
,
482 static const struct omap_rtc_device_type omap_rtc_am3352_type
= {
483 .has_32kclk_en
= true,
484 .has_irqwakeen
= true,
485 .has_pmic_mode
= true,
486 .lock
= am3352_rtc_lock
,
487 .unlock
= am3352_rtc_unlock
,
490 static const struct omap_rtc_device_type omap_rtc_da830_type
= {
491 .lock
= am3352_rtc_lock
,
492 .unlock
= am3352_rtc_unlock
,
495 static const struct platform_device_id omap_rtc_id_table
[] = {
498 .driver_data
= (kernel_ulong_t
)&omap_rtc_default_type
,
500 .name
= "am3352-rtc",
501 .driver_data
= (kernel_ulong_t
)&omap_rtc_am3352_type
,
504 .driver_data
= (kernel_ulong_t
)&omap_rtc_da830_type
,
509 MODULE_DEVICE_TABLE(platform
, omap_rtc_id_table
);
511 static const struct of_device_id omap_rtc_of_match
[] = {
513 .compatible
= "ti,am3352-rtc",
514 .data
= &omap_rtc_am3352_type
,
516 .compatible
= "ti,da830-rtc",
517 .data
= &omap_rtc_da830_type
,
522 MODULE_DEVICE_TABLE(of
, omap_rtc_of_match
);
524 static int omap_rtc_probe(struct platform_device
*pdev
)
526 struct omap_rtc
*rtc
;
527 struct resource
*res
;
528 u8 reg
, mask
, new_ctrl
;
529 const struct platform_device_id
*id_entry
;
530 const struct of_device_id
*of_id
;
533 rtc
= devm_kzalloc(&pdev
->dev
, sizeof(*rtc
), GFP_KERNEL
);
537 of_id
= of_match_device(omap_rtc_of_match
, &pdev
->dev
);
539 rtc
->type
= of_id
->data
;
540 rtc
->is_pmic_controller
= rtc
->type
->has_pmic_mode
&&
541 of_property_read_bool(pdev
->dev
.of_node
,
542 "system-power-controller");
544 id_entry
= platform_get_device_id(pdev
);
545 rtc
->type
= (void *)id_entry
->driver_data
;
548 rtc
->irq_timer
= platform_get_irq(pdev
, 0);
549 if (rtc
->irq_timer
<= 0)
552 rtc
->irq_alarm
= platform_get_irq(pdev
, 1);
553 if (rtc
->irq_alarm
<= 0)
556 res
= platform_get_resource(pdev
, IORESOURCE_MEM
, 0);
557 rtc
->base
= devm_ioremap_resource(&pdev
->dev
, res
);
558 if (IS_ERR(rtc
->base
))
559 return PTR_ERR(rtc
->base
);
561 platform_set_drvdata(pdev
, rtc
);
563 /* Enable the clock/module so that we can access the registers */
564 pm_runtime_enable(&pdev
->dev
);
565 pm_runtime_get_sync(&pdev
->dev
);
567 rtc
->type
->unlock(rtc
);
572 * NOTE: ALARM2 is not cleared on AM3352 if rtc_write (writeb) is used
574 rtc_writel(rtc
, OMAP_RTC_INTERRUPTS_REG
, 0);
576 /* enable RTC functional clock */
577 if (rtc
->type
->has_32kclk_en
) {
578 reg
= rtc_read(rtc
, OMAP_RTC_OSC_REG
);
579 rtc_writel(rtc
, OMAP_RTC_OSC_REG
,
580 reg
| OMAP_RTC_OSC_32KCLK_EN
);
583 /* clear old status */
584 reg
= rtc_read(rtc
, OMAP_RTC_STATUS_REG
);
586 mask
= OMAP_RTC_STATUS_ALARM
;
588 if (rtc
->type
->has_pmic_mode
)
589 mask
|= OMAP_RTC_STATUS_ALARM2
;
591 if (rtc
->type
->has_power_up_reset
) {
592 mask
|= OMAP_RTC_STATUS_POWER_UP
;
593 if (reg
& OMAP_RTC_STATUS_POWER_UP
)
594 dev_info(&pdev
->dev
, "RTC power up reset detected\n");
598 rtc_write(rtc
, OMAP_RTC_STATUS_REG
, reg
& mask
);
600 /* On boards with split power, RTC_ON_NOFF won't reset the RTC */
601 reg
= rtc_read(rtc
, OMAP_RTC_CTRL_REG
);
602 if (reg
& OMAP_RTC_CTRL_STOP
)
603 dev_info(&pdev
->dev
, "already running\n");
605 /* force to 24 hour mode */
606 new_ctrl
= reg
& (OMAP_RTC_CTRL_SPLIT
| OMAP_RTC_CTRL_AUTO_COMP
);
607 new_ctrl
|= OMAP_RTC_CTRL_STOP
;
610 * BOARD-SPECIFIC CUSTOMIZATION CAN GO HERE:
612 * - Device wake-up capability setting should come through chip
613 * init logic. OMAP1 boards should initialize the "wakeup capable"
614 * flag in the platform device if the board is wired right for
615 * being woken up by RTC alarm. For OMAP-L138, this capability
616 * is built into the SoC by the "Deep Sleep" capability.
618 * - Boards wired so RTC_ON_nOFF is used as the reset signal,
619 * rather than nPWRON_RESET, should forcibly enable split
620 * power mode. (Some chip errata report that RTC_CTRL_SPLIT
621 * is write-only, and always reads as zero...)
624 if (new_ctrl
& OMAP_RTC_CTRL_SPLIT
)
625 dev_info(&pdev
->dev
, "split power mode\n");
628 rtc_write(rtc
, OMAP_RTC_CTRL_REG
, new_ctrl
);
630 rtc
->type
->lock(rtc
);
632 device_init_wakeup(&pdev
->dev
, true);
634 rtc
->rtc
= devm_rtc_device_register(&pdev
->dev
, pdev
->name
,
635 &omap_rtc_ops
, THIS_MODULE
);
636 if (IS_ERR(rtc
->rtc
)) {
637 ret
= PTR_ERR(rtc
->rtc
);
641 /* handle periodic and alarm irqs */
642 ret
= devm_request_irq(&pdev
->dev
, rtc
->irq_timer
, rtc_irq
, 0,
643 dev_name(&rtc
->rtc
->dev
), rtc
);
647 if (rtc
->irq_timer
!= rtc
->irq_alarm
) {
648 ret
= devm_request_irq(&pdev
->dev
, rtc
->irq_alarm
, rtc_irq
, 0,
649 dev_name(&rtc
->rtc
->dev
), rtc
);
654 if (rtc
->is_pmic_controller
) {
656 omap_rtc_power_off_rtc
= rtc
;
657 pm_power_off
= omap_rtc_power_off
;
664 device_init_wakeup(&pdev
->dev
, false);
665 rtc
->type
->lock(rtc
);
666 pm_runtime_put_sync(&pdev
->dev
);
667 pm_runtime_disable(&pdev
->dev
);
672 static int __exit
omap_rtc_remove(struct platform_device
*pdev
)
674 struct omap_rtc
*rtc
= platform_get_drvdata(pdev
);
676 if (pm_power_off
== omap_rtc_power_off
&&
677 omap_rtc_power_off_rtc
== rtc
) {
679 omap_rtc_power_off_rtc
= NULL
;
682 device_init_wakeup(&pdev
->dev
, 0);
684 rtc
->type
->unlock(rtc
);
685 /* leave rtc running, but disable irqs */
686 rtc_write(rtc
, OMAP_RTC_INTERRUPTS_REG
, 0);
688 rtc
->type
->lock(rtc
);
690 /* Disable the clock/module */
691 pm_runtime_put_sync(&pdev
->dev
);
692 pm_runtime_disable(&pdev
->dev
);
697 #ifdef CONFIG_PM_SLEEP
698 static int omap_rtc_suspend(struct device
*dev
)
700 struct omap_rtc
*rtc
= dev_get_drvdata(dev
);
702 rtc
->interrupts_reg
= rtc_read(rtc
, OMAP_RTC_INTERRUPTS_REG
);
704 rtc
->type
->unlock(rtc
);
706 * FIXME: the RTC alarm is not currently acting as a wakeup event
707 * source on some platforms, and in fact this enable() call is just
708 * saving a flag that's never used...
710 if (device_may_wakeup(dev
))
711 enable_irq_wake(rtc
->irq_alarm
);
713 rtc_write(rtc
, OMAP_RTC_INTERRUPTS_REG
, 0);
714 rtc
->type
->lock(rtc
);
716 /* Disable the clock/module */
717 pm_runtime_put_sync(dev
);
722 static int omap_rtc_resume(struct device
*dev
)
724 struct omap_rtc
*rtc
= dev_get_drvdata(dev
);
726 /* Enable the clock/module so that we can access the registers */
727 pm_runtime_get_sync(dev
);
729 rtc
->type
->unlock(rtc
);
730 if (device_may_wakeup(dev
))
731 disable_irq_wake(rtc
->irq_alarm
);
733 rtc_write(rtc
, OMAP_RTC_INTERRUPTS_REG
, rtc
->interrupts_reg
);
734 rtc
->type
->lock(rtc
);
740 static SIMPLE_DEV_PM_OPS(omap_rtc_pm_ops
, omap_rtc_suspend
, omap_rtc_resume
);
742 static void omap_rtc_shutdown(struct platform_device
*pdev
)
744 struct omap_rtc
*rtc
= platform_get_drvdata(pdev
);
748 * Keep the ALARM interrupt enabled to allow the system to power up on
751 rtc
->type
->unlock(rtc
);
752 mask
= rtc_read(rtc
, OMAP_RTC_INTERRUPTS_REG
);
753 mask
&= OMAP_RTC_INTERRUPTS_IT_ALARM
;
754 rtc_write(rtc
, OMAP_RTC_INTERRUPTS_REG
, mask
);
755 rtc
->type
->lock(rtc
);
758 static struct platform_driver omap_rtc_driver
= {
759 .probe
= omap_rtc_probe
,
760 .remove
= __exit_p(omap_rtc_remove
),
761 .shutdown
= omap_rtc_shutdown
,
764 .pm
= &omap_rtc_pm_ops
,
765 .of_match_table
= omap_rtc_of_match
,
767 .id_table
= omap_rtc_id_table
,
770 module_platform_driver(omap_rtc_driver
);
772 MODULE_ALIAS("platform:omap_rtc");
773 MODULE_AUTHOR("George G. Davis (and others)");
774 MODULE_LICENSE("GPL");