2 * This file contains the routines for handling the MMU on those
3 * PowerPC implementations where the MMU substantially follows the
4 * architecture specification. This includes the 6xx, 7xx, 7xxx,
5 * 8260, and POWER3 implementations but excludes the 8xx and 4xx.
8 * Derived from arch/ppc/mm/init.c:
9 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
11 * Modifications by Paul Mackerras (PowerMac) (paulus@cs.anu.edu.au)
12 * and Cort Dougan (PReP) (cort@cs.nmt.edu)
13 * Copyright (C) 1996 Paul Mackerras
14 * Amiga/APUS changes by Jesper Skov (jskov@cygnus.co.uk).
16 * Derived from "arch/i386/mm/init.c"
17 * Copyright (C) 1991, 1992, 1993, 1994 Linus Torvalds
19 * This program is free software; you can redistribute it and/or
20 * modify it under the terms of the GNU General Public License
21 * as published by the Free Software Foundation; either version
22 * 2 of the License, or (at your option) any later version.
26 #include <linux/config.h>
27 #include <linux/kernel.h>
29 #include <linux/init.h>
30 #include <linux/highmem.h>
34 #include <asm/machdep.h>
40 unsigned long Hash_size
, Hash_mask
;
43 union ubat
{ /* BAT register values to be loaded */
45 #ifdef CONFIG_PPC64BRIDGE
50 } BATS
[4][2]; /* 4 pairs of IBAT, DBAT */
52 struct batrange
{ /* stores address ranges mapped by BATs */
59 * Return PA for this VA if it is mapped by a BAT, or 0
61 unsigned long v_mapped_by_bats(unsigned long va
)
64 for (b
= 0; b
< 4; ++b
)
65 if (va
>= bat_addrs
[b
].start
&& va
< bat_addrs
[b
].limit
)
66 return bat_addrs
[b
].phys
+ (va
- bat_addrs
[b
].start
);
71 * Return VA for a given PA or 0 if not mapped
73 unsigned long p_mapped_by_bats(unsigned long pa
)
76 for (b
= 0; b
< 4; ++b
)
77 if (pa
>= bat_addrs
[b
].phys
78 && pa
< (bat_addrs
[b
].limit
-bat_addrs
[b
].start
)
80 return bat_addrs
[b
].start
+(pa
-bat_addrs
[b
].phys
);
84 unsigned long __init
mmu_mapin_ram(void)
89 unsigned long tot
, bl
, done
;
90 unsigned long max_size
= (256<<20);
93 if (__map_without_bats
)
96 /* Set up BAT2 and if necessary BAT3 to cover RAM. */
98 /* Make sure we don't map a block larger than the
99 smallest alignment of the physical address. */
100 /* alignment of PPC_MEMSTART */
101 align
= ~(PPC_MEMSTART
-1) & PPC_MEMSTART
;
102 /* set BAT block size to MIN(max_size, align) */
103 if (align
&& align
< max_size
)
107 for (bl
= 128<<10; bl
< max_size
; bl
<<= 1) {
112 setbat(2, KERNELBASE
, PPC_MEMSTART
, bl
, _PAGE_RAM
);
113 done
= (unsigned long)bat_addrs
[2].limit
- KERNELBASE
+ 1;
114 if ((done
< tot
) && !bat_addrs
[3].limit
) {
115 /* use BAT3 to cover a bit more */
117 for (bl
= 128<<10; bl
< max_size
; bl
<<= 1)
120 setbat(3, KERNELBASE
+done
, PPC_MEMSTART
+done
, bl
, _PAGE_RAM
);
121 done
= (unsigned long)bat_addrs
[3].limit
- KERNELBASE
+ 1;
129 * Set up one of the I/D BAT (block address translation) register pairs.
130 * The parameters are not checked; in particular size must be a power
131 * of 2 between 128k and 256M.
133 void __init
setbat(int index
, unsigned long virt
, unsigned long phys
,
134 unsigned int size
, int flags
)
138 union ubat
*bat
= BATS
[index
];
140 if (((flags
& _PAGE_NO_CACHE
) == 0) &&
141 cpu_has_feature(CPU_FTR_NEED_COHERENT
))
142 flags
|= _PAGE_COHERENT
;
144 bl
= (size
>> 17) - 1;
145 if (PVR_VER(mfspr(SPRN_PVR
)) != 1) {
148 wimgxpp
= flags
& (_PAGE_WRITETHRU
| _PAGE_NO_CACHE
149 | _PAGE_COHERENT
| _PAGE_GUARDED
);
150 wimgxpp
|= (flags
& _PAGE_RW
)? BPP_RW
: BPP_RX
;
151 bat
[1].word
[0] = virt
| (bl
<< 2) | 2; /* Vs=1, Vp=0 */
152 bat
[1].word
[1] = phys
| wimgxpp
;
153 #ifndef CONFIG_KGDB /* want user access for breakpoints */
154 if (flags
& _PAGE_USER
)
156 bat
[1].bat
.batu
.vp
= 1;
157 if (flags
& _PAGE_GUARDED
) {
158 /* G bit must be zero in IBATs */
159 bat
[0].word
[0] = bat
[0].word
[1] = 0;
161 /* make IBAT same as DBAT */
168 wimgxpp
= flags
& (_PAGE_WRITETHRU
| _PAGE_NO_CACHE
170 wimgxpp
|= (flags
& _PAGE_RW
)?
171 ((flags
& _PAGE_USER
)? PP_RWRW
: PP_RWXX
): PP_RXRX
;
172 bat
->word
[0] = virt
| wimgxpp
| 4; /* Ks=0, Ku=1 */
173 bat
->word
[1] = phys
| bl
| 0x40; /* V=1 */
176 bat_addrs
[index
].start
= virt
;
177 bat_addrs
[index
].limit
= virt
+ ((bl
+ 1) << 17) - 1;
178 bat_addrs
[index
].phys
= phys
;
182 * Preload a translation in the hash table
184 void hash_preload(struct mm_struct
*mm
, unsigned long ea
,
185 unsigned long access
, unsigned long trap
)
191 pmd
= pmd_offset(pgd_offset(mm
, ea
), ea
);
193 add_hash_page(mm
->context
, ea
, pmd_val(*pmd
));
197 * Initialize the hash table and patch the instructions in hashtable.S.
199 void __init
MMU_init_hw(void)
201 unsigned int hmask
, mb
, mb2
;
202 unsigned int n_hpteg
, lg_n_hpteg
;
204 extern unsigned int hash_page_patch_A
[];
205 extern unsigned int hash_page_patch_B
[], hash_page_patch_C
[];
206 extern unsigned int hash_page
[];
207 extern unsigned int flush_hash_patch_A
[], flush_hash_patch_B
[];
209 if (!cpu_has_feature(CPU_FTR_HPTE_TABLE
)) {
211 * Put a blr (procedure return) instruction at the
212 * start of hash_page, since we can still get DSI
213 * exceptions on a 603.
215 hash_page
[0] = 0x4e800020;
216 flush_icache_range((unsigned long) &hash_page
[0],
217 (unsigned long) &hash_page
[1]);
221 if ( ppc_md
.progress
) ppc_md
.progress("hash:enter", 0x105);
223 #ifdef CONFIG_PPC64BRIDGE
224 #define LG_HPTEG_SIZE 7 /* 128 bytes per HPTEG */
225 #define SDR1_LOW_BITS (lg_n_hpteg - 11)
226 #define MIN_N_HPTEG 2048 /* min 256kB hash table */
228 #define LG_HPTEG_SIZE 6 /* 64 bytes per HPTEG */
229 #define SDR1_LOW_BITS ((n_hpteg - 1) >> 10)
230 #define MIN_N_HPTEG 1024 /* min 64kB hash table */
234 * Allow 1 HPTE (1/8 HPTEG) for each page of memory.
235 * This is less than the recommended amount, but then
238 n_hpteg
= total_memory
/ (PAGE_SIZE
* 8);
239 if (n_hpteg
< MIN_N_HPTEG
)
240 n_hpteg
= MIN_N_HPTEG
;
241 lg_n_hpteg
= __ilog2(n_hpteg
);
242 if (n_hpteg
& (n_hpteg
- 1)) {
243 ++lg_n_hpteg
; /* round up if not power of 2 */
244 n_hpteg
= 1 << lg_n_hpteg
;
246 Hash_size
= n_hpteg
<< LG_HPTEG_SIZE
;
249 * Find some memory for the hash table.
251 if ( ppc_md
.progress
) ppc_md
.progress("hash:find piece", 0x322);
252 Hash
= __va(lmb_alloc_base(Hash_size
, Hash_size
,
253 __initial_memory_limit
));
254 cacheable_memzero(Hash
, Hash_size
);
255 _SDR1
= __pa(Hash
) | SDR1_LOW_BITS
;
257 Hash_end
= (PTE
*) ((unsigned long)Hash
+ Hash_size
);
259 printk("Total memory = %ldMB; using %ldkB for hash table (at %p)\n",
260 total_memory
>> 20, Hash_size
>> 10, Hash
);
264 * Patch up the instructions in hashtable.S:create_hpte
266 if ( ppc_md
.progress
) ppc_md
.progress("hash:patch", 0x345);
267 Hash_mask
= n_hpteg
- 1;
268 hmask
= Hash_mask
>> (16 - LG_HPTEG_SIZE
);
269 mb2
= mb
= 32 - LG_HPTEG_SIZE
- lg_n_hpteg
;
271 mb2
= 16 - LG_HPTEG_SIZE
;
273 hash_page_patch_A
[0] = (hash_page_patch_A
[0] & ~0xffff)
274 | ((unsigned int)(Hash
) >> 16);
275 hash_page_patch_A
[1] = (hash_page_patch_A
[1] & ~0x7c0) | (mb
<< 6);
276 hash_page_patch_A
[2] = (hash_page_patch_A
[2] & ~0x7c0) | (mb2
<< 6);
277 hash_page_patch_B
[0] = (hash_page_patch_B
[0] & ~0xffff) | hmask
;
278 hash_page_patch_C
[0] = (hash_page_patch_C
[0] & ~0xffff) | hmask
;
281 * Ensure that the locations we've patched have been written
282 * out from the data cache and invalidated in the instruction
283 * cache, on those machines with split caches.
285 flush_icache_range((unsigned long) &hash_page_patch_A
[0],
286 (unsigned long) &hash_page_patch_C
[1]);
289 * Patch up the instructions in hashtable.S:flush_hash_page
291 flush_hash_patch_A
[0] = (flush_hash_patch_A
[0] & ~0xffff)
292 | ((unsigned int)(Hash
) >> 16);
293 flush_hash_patch_A
[1] = (flush_hash_patch_A
[1] & ~0x7c0) | (mb
<< 6);
294 flush_hash_patch_A
[2] = (flush_hash_patch_A
[2] & ~0x7c0) | (mb2
<< 6);
295 flush_hash_patch_B
[0] = (flush_hash_patch_B
[0] & ~0xffff) | hmask
;
296 flush_icache_range((unsigned long) &flush_hash_patch_A
[0],
297 (unsigned long) &flush_hash_patch_B
[1]);
299 if ( ppc_md
.progress
) ppc_md
.progress("hash:done", 0x205);