1 /*******************************************************************
2 * This file is part of the Emulex Linux Device Driver for *
3 * Fibre Channel Host Bus Adapters. *
4 * Copyright (C) 2004-2006 Emulex. All rights reserved. *
5 * EMULEX and SLI are trademarks of Emulex. *
8 * This program is free software; you can redistribute it and/or *
9 * modify it under the terms of version 2 of the GNU General *
10 * Public License as published by the Free Software Foundation. *
11 * This program is distributed in the hope that it will be useful. *
12 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
13 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
14 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
15 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16 * TO BE LEGALLY INVALID. See the GNU General Public License for *
17 * more details, a copy of which can be found in the file COPYING *
18 * included with this package. *
19 *******************************************************************/
21 #define FDMI_DID 0xfffffaU
22 #define NameServer_DID 0xfffffcU
23 #define SCR_DID 0xfffffdU
24 #define Fabric_DID 0xfffffeU
25 #define Bcast_DID 0xffffffU
26 #define Mask_DID 0xffffffU
27 #define CT_DID_MASK 0xffff00U
28 #define Fabric_DID_MASK 0xfff000U
29 #define WELL_KNOWN_DID_MASK 0xfffff0U
31 #define PT2PT_LocalID 1
32 #define PT2PT_RemoteID 2
34 #define FF_DEF_EDTOV 2000 /* Default E_D_TOV (2000ms) */
35 #define FF_DEF_ALTOV 15 /* Default AL_TIME (15ms) */
36 #define FF_DEF_RATOV 2 /* Default RA_TOV (2s) */
37 #define FF_DEF_ARBTOV 1900 /* Default ARB_TOV (1900ms) */
39 #define LPFC_BUF_RING0 64 /* Number of buffers to post to RING
42 #define FCELSSIZE 1024 /* maximum ELS transfer size */
44 #define LPFC_FCP_RING 0 /* ring 0 for FCP initiator commands */
45 #define LPFC_IP_RING 1 /* ring 1 for IP commands */
46 #define LPFC_ELS_RING 2 /* ring 2 for ELS commands */
47 #define LPFC_FCP_NEXT_RING 3
49 #define SLI2_IOCB_CMD_R0_ENTRIES 172 /* SLI-2 FCP command ring entries */
50 #define SLI2_IOCB_RSP_R0_ENTRIES 134 /* SLI-2 FCP response ring entries */
51 #define SLI2_IOCB_CMD_R1_ENTRIES 4 /* SLI-2 IP command ring entries */
52 #define SLI2_IOCB_RSP_R1_ENTRIES 4 /* SLI-2 IP response ring entries */
53 #define SLI2_IOCB_CMD_R1XTRA_ENTRIES 36 /* SLI-2 extra FCP cmd ring entries */
54 #define SLI2_IOCB_RSP_R1XTRA_ENTRIES 52 /* SLI-2 extra FCP rsp ring entries */
55 #define SLI2_IOCB_CMD_R2_ENTRIES 20 /* SLI-2 ELS command ring entries */
56 #define SLI2_IOCB_RSP_R2_ENTRIES 20 /* SLI-2 ELS response ring entries */
57 #define SLI2_IOCB_CMD_R3_ENTRIES 0
58 #define SLI2_IOCB_RSP_R3_ENTRIES 0
59 #define SLI2_IOCB_CMD_R3XTRA_ENTRIES 24
60 #define SLI2_IOCB_RSP_R3XTRA_ENTRIES 32
62 /* Common Transport structures and definitions */
65 /* Structure is in Big Endian format */
73 union CtCommandResponse
{
74 /* Structure is in Big Endian format */
82 struct lpfc_sli_ct_request
{
83 /* Structure is in Big Endian format */
84 union CtRevisionId RevisionId
;
89 union CtCommandResponse CommandResponse
;
98 uint8_t PortType
; /* for GID_PT requests */
101 uint8_t Fc4Type
; /* for GID_FT requests */
104 uint32_t PortId
; /* For RFT_ID requests */
106 #ifdef __BIG_ENDIAN_BITFIELD
109 uint32_t fcpReg
:1; /* Type 8 */
111 uint32_t ipReg
:1; /* Type 5 */
113 #else /* __LITTLE_ENDIAN_BITFIELD */
115 uint32_t fcpReg
:1; /* Type 8 */
118 uint32_t ipReg
:1; /* Type 5 */
125 uint32_t PortId
; /* For RNN_ID requests */
128 struct rsnn
{ /* For RSNN_ID requests */
131 uint8_t symbname
[255];
136 #define SLI_CT_REVISION 1
137 #define GID_REQUEST_SZ (sizeof(struct lpfc_sli_ct_request) - 260)
138 #define RFT_REQUEST_SZ (sizeof(struct lpfc_sli_ct_request) - 228)
139 #define RNN_REQUEST_SZ (sizeof(struct lpfc_sli_ct_request) - 252)
140 #define RSNN_REQUEST_SZ (sizeof(struct lpfc_sli_ct_request))
146 #define SLI_CT_MANAGEMENT_SERVICE 0xFA
147 #define SLI_CT_TIME_SERVICE 0xFB
148 #define SLI_CT_DIRECTORY_SERVICE 0xFC
149 #define SLI_CT_FABRIC_CONTROLLER_SERVICE 0xFD
152 * Directory Service Subtypes
155 #define SLI_CT_DIRECTORY_NAME_SERVER 0x02
161 #define SLI_CT_RESPONSE_FS_RJT 0x8001
162 #define SLI_CT_RESPONSE_FS_ACC 0x8002
168 #define SLI_CT_NO_ADDITIONAL_EXPL 0x0
169 #define SLI_CT_INVALID_COMMAND 0x01
170 #define SLI_CT_INVALID_VERSION 0x02
171 #define SLI_CT_LOGICAL_ERROR 0x03
172 #define SLI_CT_INVALID_IU_SIZE 0x04
173 #define SLI_CT_LOGICAL_BUSY 0x05
174 #define SLI_CT_PROTOCOL_ERROR 0x07
175 #define SLI_CT_UNABLE_TO_PERFORM_REQ 0x09
176 #define SLI_CT_REQ_NOT_SUPPORTED 0x0b
177 #define SLI_CT_HBA_INFO_NOT_REGISTERED 0x10
178 #define SLI_CT_MULTIPLE_HBA_ATTR_OF_SAME_TYPE 0x11
179 #define SLI_CT_INVALID_HBA_ATTR_BLOCK_LEN 0x12
180 #define SLI_CT_HBA_ATTR_NOT_PRESENT 0x13
181 #define SLI_CT_PORT_INFO_NOT_REGISTERED 0x20
182 #define SLI_CT_MULTIPLE_PORT_ATTR_OF_SAME_TYPE 0x21
183 #define SLI_CT_INVALID_PORT_ATTR_BLOCK_LEN 0x22
184 #define SLI_CT_VENDOR_UNIQUE 0xff
187 * Name Server SLI_CT_UNABLE_TO_PERFORM_REQ Explanations
190 #define SLI_CT_NO_PORT_ID 0x01
191 #define SLI_CT_NO_PORT_NAME 0x02
192 #define SLI_CT_NO_NODE_NAME 0x03
193 #define SLI_CT_NO_CLASS_OF_SERVICE 0x04
194 #define SLI_CT_NO_IP_ADDRESS 0x05
195 #define SLI_CT_NO_IPA 0x06
196 #define SLI_CT_NO_FC4_TYPES 0x07
197 #define SLI_CT_NO_SYMBOLIC_PORT_NAME 0x08
198 #define SLI_CT_NO_SYMBOLIC_NODE_NAME 0x09
199 #define SLI_CT_NO_PORT_TYPE 0x0A
200 #define SLI_CT_ACCESS_DENIED 0x10
201 #define SLI_CT_INVALID_PORT_ID 0x11
202 #define SLI_CT_DATABASE_EMPTY 0x12
205 * Name Server Command Codes
208 #define SLI_CTNS_GA_NXT 0x0100
209 #define SLI_CTNS_GPN_ID 0x0112
210 #define SLI_CTNS_GNN_ID 0x0113
211 #define SLI_CTNS_GCS_ID 0x0114
212 #define SLI_CTNS_GFT_ID 0x0117
213 #define SLI_CTNS_GSPN_ID 0x0118
214 #define SLI_CTNS_GPT_ID 0x011A
215 #define SLI_CTNS_GID_PN 0x0121
216 #define SLI_CTNS_GID_NN 0x0131
217 #define SLI_CTNS_GIP_NN 0x0135
218 #define SLI_CTNS_GIPA_NN 0x0136
219 #define SLI_CTNS_GSNN_NN 0x0139
220 #define SLI_CTNS_GNN_IP 0x0153
221 #define SLI_CTNS_GIPA_IP 0x0156
222 #define SLI_CTNS_GID_FT 0x0171
223 #define SLI_CTNS_GID_PT 0x01A1
224 #define SLI_CTNS_RPN_ID 0x0212
225 #define SLI_CTNS_RNN_ID 0x0213
226 #define SLI_CTNS_RCS_ID 0x0214
227 #define SLI_CTNS_RFT_ID 0x0217
228 #define SLI_CTNS_RSPN_ID 0x0218
229 #define SLI_CTNS_RPT_ID 0x021A
230 #define SLI_CTNS_RIP_NN 0x0235
231 #define SLI_CTNS_RIPA_NN 0x0236
232 #define SLI_CTNS_RSNN_NN 0x0239
233 #define SLI_CTNS_DA_ID 0x0300
239 #define SLI_CTPT_N_PORT 0x01
240 #define SLI_CTPT_NL_PORT 0x02
241 #define SLI_CTPT_FNL_PORT 0x03
242 #define SLI_CTPT_IP 0x04
243 #define SLI_CTPT_FCP 0x08
244 #define SLI_CTPT_NX_PORT 0x7F
245 #define SLI_CTPT_F_PORT 0x81
246 #define SLI_CTPT_FL_PORT 0x82
247 #define SLI_CTPT_E_PORT 0x84
249 #define SLI_CT_LAST_ENTRY 0x80000000
251 /* Fibre Channel Service Parameter definitions */
253 #define FC_PH_4_0 6 /* FC-PH version 4.0 */
254 #define FC_PH_4_1 7 /* FC-PH version 4.1 */
255 #define FC_PH_4_2 8 /* FC-PH version 4.2 */
256 #define FC_PH_4_3 9 /* FC-PH version 4.3 */
258 #define FC_PH_LOW 8 /* Lowest supported FC-PH version */
259 #define FC_PH_HIGH 9 /* Highest supported FC-PH version */
260 #define FC_PH3 0x20 /* FC-PH-3 version */
262 #define FF_FRAME_SIZE 2048
267 #ifdef __BIG_ENDIAN_BITFIELD
268 uint8_t nameType
:4; /* FC Word 0, bit 28:31 */
269 uint8_t IEEEextMsn
:4; /* FC Word 0, bit 24:27, bit
271 #else /* __LITTLE_ENDIAN_BITFIELD */
272 uint8_t IEEEextMsn
:4; /* FC Word 0, bit 24:27, bit
274 uint8_t nameType
:4; /* FC Word 0, bit 28:31 */
277 #define NAME_IEEE 0x1 /* IEEE name - nameType */
278 #define NAME_IEEE_EXT 0x2 /* IEEE extended name */
279 #define NAME_FC_TYPE 0x3 /* FC native name type */
280 #define NAME_IP_TYPE 0x4 /* IP address */
281 #define NAME_CCITT_TYPE 0xC
282 #define NAME_CCITT_GR_TYPE 0xE
283 uint8_t IEEEextLsb
; /* FC Word 0, bit 16:23, IEEE
285 uint8_t IEEE
[6]; /* FC IEEE address */
292 uint8_t fcphHigh
; /* FC Word 0, byte 0 */
295 uint8_t bbCreditlsb
; /* FC Word 0, byte 3 */
297 #ifdef __BIG_ENDIAN_BITFIELD
298 uint16_t increasingOffset
:1; /* FC Word 1, bit 31 */
299 uint16_t randomOffset
:1; /* FC Word 1, bit 30 */
300 uint16_t word1Reserved2
:1; /* FC Word 1, bit 29 */
301 uint16_t fPort
:1; /* FC Word 1, bit 28 */
302 uint16_t altBbCredit
:1; /* FC Word 1, bit 27 */
303 uint16_t edtovResolution
:1; /* FC Word 1, bit 26 */
304 uint16_t multicast
:1; /* FC Word 1, bit 25 */
305 uint16_t broadcast
:1; /* FC Word 1, bit 24 */
307 uint16_t huntgroup
:1; /* FC Word 1, bit 23 */
308 uint16_t simplex
:1; /* FC Word 1, bit 22 */
309 uint16_t word1Reserved1
:3; /* FC Word 1, bit 21:19 */
310 uint16_t dhd
:1; /* FC Word 1, bit 18 */
311 uint16_t contIncSeqCnt
:1; /* FC Word 1, bit 17 */
312 uint16_t payloadlength
:1; /* FC Word 1, bit 16 */
313 #else /* __LITTLE_ENDIAN_BITFIELD */
314 uint16_t broadcast
:1; /* FC Word 1, bit 24 */
315 uint16_t multicast
:1; /* FC Word 1, bit 25 */
316 uint16_t edtovResolution
:1; /* FC Word 1, bit 26 */
317 uint16_t altBbCredit
:1; /* FC Word 1, bit 27 */
318 uint16_t fPort
:1; /* FC Word 1, bit 28 */
319 uint16_t word1Reserved2
:1; /* FC Word 1, bit 29 */
320 uint16_t randomOffset
:1; /* FC Word 1, bit 30 */
321 uint16_t increasingOffset
:1; /* FC Word 1, bit 31 */
323 uint16_t payloadlength
:1; /* FC Word 1, bit 16 */
324 uint16_t contIncSeqCnt
:1; /* FC Word 1, bit 17 */
325 uint16_t dhd
:1; /* FC Word 1, bit 18 */
326 uint16_t word1Reserved1
:3; /* FC Word 1, bit 21:19 */
327 uint16_t simplex
:1; /* FC Word 1, bit 22 */
328 uint16_t huntgroup
:1; /* FC Word 1, bit 23 */
331 uint8_t bbRcvSizeMsb
; /* Upper nibble is reserved */
332 uint8_t bbRcvSizeLsb
; /* FC Word 1, byte 3 */
335 uint8_t word2Reserved1
; /* FC Word 2 byte 0 */
337 uint8_t totalConcurrSeq
; /* FC Word 2 byte 1 */
338 uint8_t roByCategoryMsb
; /* FC Word 2 byte 2 */
340 uint8_t roByCategoryLsb
; /* FC Word 2 byte 3 */
342 uint32_t r_a_tov
; /* R_A_TOV must be in B.E. format */
345 uint32_t e_d_tov
; /* E_D_TOV must be in B.E. format */
349 #ifdef __BIG_ENDIAN_BITFIELD
350 uint8_t classValid
:1; /* FC Word 0, bit 31 */
351 uint8_t intermix
:1; /* FC Word 0, bit 30 */
352 uint8_t stackedXparent
:1; /* FC Word 0, bit 29 */
353 uint8_t stackedLockDown
:1; /* FC Word 0, bit 28 */
354 uint8_t seqDelivery
:1; /* FC Word 0, bit 27 */
355 uint8_t word0Reserved1
:3; /* FC Word 0, bit 24:26 */
356 #else /* __LITTLE_ENDIAN_BITFIELD */
357 uint8_t word0Reserved1
:3; /* FC Word 0, bit 24:26 */
358 uint8_t seqDelivery
:1; /* FC Word 0, bit 27 */
359 uint8_t stackedLockDown
:1; /* FC Word 0, bit 28 */
360 uint8_t stackedXparent
:1; /* FC Word 0, bit 29 */
361 uint8_t intermix
:1; /* FC Word 0, bit 30 */
362 uint8_t classValid
:1; /* FC Word 0, bit 31 */
366 uint8_t word0Reserved2
; /* FC Word 0, bit 16:23 */
368 #ifdef __BIG_ENDIAN_BITFIELD
369 uint8_t iCtlXidReAssgn
:2; /* FC Word 0, Bit 14:15 */
370 uint8_t iCtlInitialPa
:2; /* FC Word 0, bit 12:13 */
371 uint8_t iCtlAck0capable
:1; /* FC Word 0, bit 11 */
372 uint8_t iCtlAckNcapable
:1; /* FC Word 0, bit 10 */
373 uint8_t word0Reserved3
:2; /* FC Word 0, bit 8: 9 */
374 #else /* __LITTLE_ENDIAN_BITFIELD */
375 uint8_t word0Reserved3
:2; /* FC Word 0, bit 8: 9 */
376 uint8_t iCtlAckNcapable
:1; /* FC Word 0, bit 10 */
377 uint8_t iCtlAck0capable
:1; /* FC Word 0, bit 11 */
378 uint8_t iCtlInitialPa
:2; /* FC Word 0, bit 12:13 */
379 uint8_t iCtlXidReAssgn
:2; /* FC Word 0, Bit 14:15 */
382 uint8_t word0Reserved4
; /* FC Word 0, bit 0: 7 */
384 #ifdef __BIG_ENDIAN_BITFIELD
385 uint8_t rCtlAck0capable
:1; /* FC Word 1, bit 31 */
386 uint8_t rCtlAckNcapable
:1; /* FC Word 1, bit 30 */
387 uint8_t rCtlXidInterlck
:1; /* FC Word 1, bit 29 */
388 uint8_t rCtlErrorPolicy
:2; /* FC Word 1, bit 27:28 */
389 uint8_t word1Reserved1
:1; /* FC Word 1, bit 26 */
390 uint8_t rCtlCatPerSeq
:2; /* FC Word 1, bit 24:25 */
391 #else /* __LITTLE_ENDIAN_BITFIELD */
392 uint8_t rCtlCatPerSeq
:2; /* FC Word 1, bit 24:25 */
393 uint8_t word1Reserved1
:1; /* FC Word 1, bit 26 */
394 uint8_t rCtlErrorPolicy
:2; /* FC Word 1, bit 27:28 */
395 uint8_t rCtlXidInterlck
:1; /* FC Word 1, bit 29 */
396 uint8_t rCtlAckNcapable
:1; /* FC Word 1, bit 30 */
397 uint8_t rCtlAck0capable
:1; /* FC Word 1, bit 31 */
400 uint8_t word1Reserved2
; /* FC Word 1, bit 16:23 */
401 uint8_t rcvDataSizeMsb
; /* FC Word 1, bit 8:15 */
402 uint8_t rcvDataSizeLsb
; /* FC Word 1, bit 0: 7 */
404 uint8_t concurrentSeqMsb
; /* FC Word 2, bit 24:31 */
405 uint8_t concurrentSeqLsb
; /* FC Word 2, bit 16:23 */
406 uint8_t EeCreditSeqMsb
; /* FC Word 2, bit 8:15 */
407 uint8_t EeCreditSeqLsb
; /* FC Word 2, bit 0: 7 */
409 uint8_t openSeqPerXchgMsb
; /* FC Word 3, bit 24:31 */
410 uint8_t openSeqPerXchgLsb
; /* FC Word 3, bit 16:23 */
411 uint8_t word3Reserved1
; /* Fc Word 3, bit 8:15 */
412 uint8_t word3Reserved2
; /* Fc Word 3, bit 0: 7 */
415 struct serv_parm
{ /* Structure is in Big Endian format */
417 struct lpfc_name portName
;
418 struct lpfc_name nodeName
;
419 struct class_parms cls1
;
420 struct class_parms cls2
;
421 struct class_parms cls3
;
422 struct class_parms cls4
;
423 uint8_t vendorVersion
[16];
427 * Extended Link Service LS_COMMAND codes (Payload Word 0)
429 #ifdef __BIG_ENDIAN_BITFIELD
430 #define ELS_CMD_MASK 0xffff0000
431 #define ELS_RSP_MASK 0xff000000
432 #define ELS_CMD_LS_RJT 0x01000000
433 #define ELS_CMD_ACC 0x02000000
434 #define ELS_CMD_PLOGI 0x03000000
435 #define ELS_CMD_FLOGI 0x04000000
436 #define ELS_CMD_LOGO 0x05000000
437 #define ELS_CMD_ABTX 0x06000000
438 #define ELS_CMD_RCS 0x07000000
439 #define ELS_CMD_RES 0x08000000
440 #define ELS_CMD_RSS 0x09000000
441 #define ELS_CMD_RSI 0x0A000000
442 #define ELS_CMD_ESTS 0x0B000000
443 #define ELS_CMD_ESTC 0x0C000000
444 #define ELS_CMD_ADVC 0x0D000000
445 #define ELS_CMD_RTV 0x0E000000
446 #define ELS_CMD_RLS 0x0F000000
447 #define ELS_CMD_ECHO 0x10000000
448 #define ELS_CMD_TEST 0x11000000
449 #define ELS_CMD_RRQ 0x12000000
450 #define ELS_CMD_PRLI 0x20100014
451 #define ELS_CMD_PRLO 0x21100014
452 #define ELS_CMD_PRLO_ACC 0x02100014
453 #define ELS_CMD_PDISC 0x50000000
454 #define ELS_CMD_FDISC 0x51000000
455 #define ELS_CMD_ADISC 0x52000000
456 #define ELS_CMD_FARP 0x54000000
457 #define ELS_CMD_FARPR 0x55000000
458 #define ELS_CMD_RPS 0x56000000
459 #define ELS_CMD_RPL 0x57000000
460 #define ELS_CMD_FAN 0x60000000
461 #define ELS_CMD_RSCN 0x61040000
462 #define ELS_CMD_SCR 0x62000000
463 #define ELS_CMD_RNID 0x78000000
464 #define ELS_CMD_LIRR 0x7A000000
465 #else /* __LITTLE_ENDIAN_BITFIELD */
466 #define ELS_CMD_MASK 0xffff
467 #define ELS_RSP_MASK 0xff
468 #define ELS_CMD_LS_RJT 0x01
469 #define ELS_CMD_ACC 0x02
470 #define ELS_CMD_PLOGI 0x03
471 #define ELS_CMD_FLOGI 0x04
472 #define ELS_CMD_LOGO 0x05
473 #define ELS_CMD_ABTX 0x06
474 #define ELS_CMD_RCS 0x07
475 #define ELS_CMD_RES 0x08
476 #define ELS_CMD_RSS 0x09
477 #define ELS_CMD_RSI 0x0A
478 #define ELS_CMD_ESTS 0x0B
479 #define ELS_CMD_ESTC 0x0C
480 #define ELS_CMD_ADVC 0x0D
481 #define ELS_CMD_RTV 0x0E
482 #define ELS_CMD_RLS 0x0F
483 #define ELS_CMD_ECHO 0x10
484 #define ELS_CMD_TEST 0x11
485 #define ELS_CMD_RRQ 0x12
486 #define ELS_CMD_PRLI 0x14001020
487 #define ELS_CMD_PRLO 0x14001021
488 #define ELS_CMD_PRLO_ACC 0x14001002
489 #define ELS_CMD_PDISC 0x50
490 #define ELS_CMD_FDISC 0x51
491 #define ELS_CMD_ADISC 0x52
492 #define ELS_CMD_FARP 0x54
493 #define ELS_CMD_FARPR 0x55
494 #define ELS_CMD_RPS 0x56
495 #define ELS_CMD_RPL 0x57
496 #define ELS_CMD_FAN 0x60
497 #define ELS_CMD_RSCN 0x0461
498 #define ELS_CMD_SCR 0x62
499 #define ELS_CMD_RNID 0x78
500 #define ELS_CMD_LIRR 0x7A
504 * LS_RJT Payload Definition
507 struct ls_rjt
{ /* Structure is in Big Endian format */
511 uint8_t lsRjtRsvd0
; /* FC Word 0, bit 24:31 */
513 uint8_t lsRjtRsnCode
; /* FC Word 0, bit 16:23 */
514 /* LS_RJT reason codes */
515 #define LSRJT_INVALID_CMD 0x01
516 #define LSRJT_LOGICAL_ERR 0x03
517 #define LSRJT_LOGICAL_BSY 0x05
518 #define LSRJT_PROTOCOL_ERR 0x07
519 #define LSRJT_UNABLE_TPC 0x09 /* Unable to perform command */
520 #define LSRJT_CMD_UNSUPPORTED 0x0B
521 #define LSRJT_VENDOR_UNIQUE 0xFF /* See Byte 3 */
523 uint8_t lsRjtRsnCodeExp
; /* FC Word 0, bit 8:15 */
524 /* LS_RJT reason explanation */
525 #define LSEXP_NOTHING_MORE 0x00
526 #define LSEXP_SPARM_OPTIONS 0x01
527 #define LSEXP_SPARM_ICTL 0x03
528 #define LSEXP_SPARM_RCTL 0x05
529 #define LSEXP_SPARM_RCV_SIZE 0x07
530 #define LSEXP_SPARM_CONCUR_SEQ 0x09
531 #define LSEXP_SPARM_CREDIT 0x0B
532 #define LSEXP_INVALID_PNAME 0x0D
533 #define LSEXP_INVALID_NNAME 0x0E
534 #define LSEXP_INVALID_CSP 0x0F
535 #define LSEXP_INVALID_ASSOC_HDR 0x11
536 #define LSEXP_ASSOC_HDR_REQ 0x13
537 #define LSEXP_INVALID_O_SID 0x15
538 #define LSEXP_INVALID_OX_RX 0x17
539 #define LSEXP_CMD_IN_PROGRESS 0x19
540 #define LSEXP_INVALID_NPORT_ID 0x1F
541 #define LSEXP_INVALID_SEQ_ID 0x21
542 #define LSEXP_INVALID_XCHG 0x23
543 #define LSEXP_INACTIVE_XCHG 0x25
544 #define LSEXP_RQ_REQUIRED 0x27
545 #define LSEXP_OUT_OF_RESOURCE 0x29
546 #define LSEXP_CANT_GIVE_DATA 0x2A
547 #define LSEXP_REQ_UNSUPPORTED 0x2C
548 uint8_t vendorUnique
; /* FC Word 0, bit 0: 7 */
554 * N_Port Login (FLOGO/PLOGO Request) Payload Definition
557 typedef struct _LOGO
{ /* Structure is in Big Endian format */
559 uint32_t nPortId32
; /* Access nPortId as a word */
561 uint8_t word1Reserved1
; /* FC Word 1, bit 31:24 */
562 uint8_t nPortIdByte0
; /* N_port ID bit 16:23 */
563 uint8_t nPortIdByte1
; /* N_port ID bit 8:15 */
564 uint8_t nPortIdByte2
; /* N_port ID bit 0: 7 */
567 struct lpfc_name portName
; /* N_port name field */
571 * FCP Login (PRLI Request / ACC) Payload Definition
574 #define PRLX_PAGE_LEN 0x10
575 #define TPRLO_PAGE_LEN 0x14
577 typedef struct _PRLI
{ /* Structure is in Big Endian format */
578 uint8_t prliType
; /* FC Parm Word 0, bit 24:31 */
580 #define PRLI_FCP_TYPE 0x08
581 uint8_t word0Reserved1
; /* FC Parm Word 0, bit 16:23 */
583 #ifdef __BIG_ENDIAN_BITFIELD
584 uint8_t origProcAssocV
:1; /* FC Parm Word 0, bit 15 */
585 uint8_t respProcAssocV
:1; /* FC Parm Word 0, bit 14 */
586 uint8_t estabImagePair
:1; /* FC Parm Word 0, bit 13 */
588 /* ACC = imagePairEstablished */
589 uint8_t word0Reserved2
:1; /* FC Parm Word 0, bit 12 */
590 uint8_t acceptRspCode
:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
591 #else /* __LITTLE_ENDIAN_BITFIELD */
592 uint8_t acceptRspCode
:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
593 uint8_t word0Reserved2
:1; /* FC Parm Word 0, bit 12 */
594 uint8_t estabImagePair
:1; /* FC Parm Word 0, bit 13 */
595 uint8_t respProcAssocV
:1; /* FC Parm Word 0, bit 14 */
596 uint8_t origProcAssocV
:1; /* FC Parm Word 0, bit 15 */
597 /* ACC = imagePairEstablished */
600 #define PRLI_REQ_EXECUTED 0x1 /* acceptRspCode */
601 #define PRLI_NO_RESOURCES 0x2
602 #define PRLI_INIT_INCOMPLETE 0x3
603 #define PRLI_NO_SUCH_PA 0x4
604 #define PRLI_PREDEF_CONFIG 0x5
605 #define PRLI_PARTIAL_SUCCESS 0x6
606 #define PRLI_INVALID_PAGE_CNT 0x7
607 uint8_t word0Reserved3
; /* FC Parm Word 0, bit 0:7 */
609 uint32_t origProcAssoc
; /* FC Parm Word 1, bit 0:31 */
611 uint32_t respProcAssoc
; /* FC Parm Word 2, bit 0:31 */
613 uint8_t word3Reserved1
; /* FC Parm Word 3, bit 24:31 */
614 uint8_t word3Reserved2
; /* FC Parm Word 3, bit 16:23 */
616 #ifdef __BIG_ENDIAN_BITFIELD
617 uint16_t Word3bit15Resved
:1; /* FC Parm Word 3, bit 15 */
618 uint16_t Word3bit14Resved
:1; /* FC Parm Word 3, bit 14 */
619 uint16_t Word3bit13Resved
:1; /* FC Parm Word 3, bit 13 */
620 uint16_t Word3bit12Resved
:1; /* FC Parm Word 3, bit 12 */
621 uint16_t Word3bit11Resved
:1; /* FC Parm Word 3, bit 11 */
622 uint16_t Word3bit10Resved
:1; /* FC Parm Word 3, bit 10 */
623 uint16_t TaskRetryIdReq
:1; /* FC Parm Word 3, bit 9 */
624 uint16_t Retry
:1; /* FC Parm Word 3, bit 8 */
625 uint16_t ConfmComplAllowed
:1; /* FC Parm Word 3, bit 7 */
626 uint16_t dataOverLay
:1; /* FC Parm Word 3, bit 6 */
627 uint16_t initiatorFunc
:1; /* FC Parm Word 3, bit 5 */
628 uint16_t targetFunc
:1; /* FC Parm Word 3, bit 4 */
629 uint16_t cmdDataMixEna
:1; /* FC Parm Word 3, bit 3 */
630 uint16_t dataRspMixEna
:1; /* FC Parm Word 3, bit 2 */
631 uint16_t readXferRdyDis
:1; /* FC Parm Word 3, bit 1 */
632 uint16_t writeXferRdyDis
:1; /* FC Parm Word 3, bit 0 */
633 #else /* __LITTLE_ENDIAN_BITFIELD */
634 uint16_t Retry
:1; /* FC Parm Word 3, bit 8 */
635 uint16_t TaskRetryIdReq
:1; /* FC Parm Word 3, bit 9 */
636 uint16_t Word3bit10Resved
:1; /* FC Parm Word 3, bit 10 */
637 uint16_t Word3bit11Resved
:1; /* FC Parm Word 3, bit 11 */
638 uint16_t Word3bit12Resved
:1; /* FC Parm Word 3, bit 12 */
639 uint16_t Word3bit13Resved
:1; /* FC Parm Word 3, bit 13 */
640 uint16_t Word3bit14Resved
:1; /* FC Parm Word 3, bit 14 */
641 uint16_t Word3bit15Resved
:1; /* FC Parm Word 3, bit 15 */
642 uint16_t writeXferRdyDis
:1; /* FC Parm Word 3, bit 0 */
643 uint16_t readXferRdyDis
:1; /* FC Parm Word 3, bit 1 */
644 uint16_t dataRspMixEna
:1; /* FC Parm Word 3, bit 2 */
645 uint16_t cmdDataMixEna
:1; /* FC Parm Word 3, bit 3 */
646 uint16_t targetFunc
:1; /* FC Parm Word 3, bit 4 */
647 uint16_t initiatorFunc
:1; /* FC Parm Word 3, bit 5 */
648 uint16_t dataOverLay
:1; /* FC Parm Word 3, bit 6 */
649 uint16_t ConfmComplAllowed
:1; /* FC Parm Word 3, bit 7 */
654 * FCP Logout (PRLO Request / ACC) Payload Definition
657 typedef struct _PRLO
{ /* Structure is in Big Endian format */
658 uint8_t prloType
; /* FC Parm Word 0, bit 24:31 */
660 #define PRLO_FCP_TYPE 0x08
661 uint8_t word0Reserved1
; /* FC Parm Word 0, bit 16:23 */
663 #ifdef __BIG_ENDIAN_BITFIELD
664 uint8_t origProcAssocV
:1; /* FC Parm Word 0, bit 15 */
665 uint8_t respProcAssocV
:1; /* FC Parm Word 0, bit 14 */
666 uint8_t word0Reserved2
:2; /* FC Parm Word 0, bit 12:13 */
667 uint8_t acceptRspCode
:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
668 #else /* __LITTLE_ENDIAN_BITFIELD */
669 uint8_t acceptRspCode
:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
670 uint8_t word0Reserved2
:2; /* FC Parm Word 0, bit 12:13 */
671 uint8_t respProcAssocV
:1; /* FC Parm Word 0, bit 14 */
672 uint8_t origProcAssocV
:1; /* FC Parm Word 0, bit 15 */
675 #define PRLO_REQ_EXECUTED 0x1 /* acceptRspCode */
676 #define PRLO_NO_SUCH_IMAGE 0x4
677 #define PRLO_INVALID_PAGE_CNT 0x7
679 uint8_t word0Reserved3
; /* FC Parm Word 0, bit 0:7 */
681 uint32_t origProcAssoc
; /* FC Parm Word 1, bit 0:31 */
683 uint32_t respProcAssoc
; /* FC Parm Word 2, bit 0:31 */
685 uint32_t word3Reserved1
; /* FC Parm Word 3, bit 0:31 */
688 typedef struct _ADISC
{ /* Structure is in Big Endian format */
690 struct lpfc_name portName
;
691 struct lpfc_name nodeName
;
695 typedef struct _FARP
{ /* Structure is in Big Endian format */
698 #define FARP_NO_ACTION 0 /* FARP information enclosed, no
700 #define FARP_MATCH_PORT 0x1 /* Match on Responder Port Name */
701 #define FARP_MATCH_NODE 0x2 /* Match on Responder Node Name */
702 #define FARP_MATCH_IP 0x4 /* Match on IP address, not supported */
703 #define FARP_MATCH_IPV4 0x5 /* Match on IPV4 address, not
705 #define FARP_MATCH_IPV6 0x6 /* Match on IPV6 address, not
709 #define FARP_REQUEST_PLOGI 0x1 /* Request for PLOGI */
710 #define FARP_REQUEST_FARPR 0x2 /* Request for FARP Response */
711 struct lpfc_name OportName
;
712 struct lpfc_name OnodeName
;
713 struct lpfc_name RportName
;
714 struct lpfc_name RnodeName
;
719 typedef struct _FAN
{ /* Structure is in Big Endian format */
721 struct lpfc_name FportName
;
722 struct lpfc_name FnodeName
;
725 typedef struct _SCR
{ /* Structure is in Big Endian format */
730 #define SCR_FUNC_FABRIC 0x01
731 #define SCR_FUNC_NPORT 0x02
732 #define SCR_FUNC_FULL 0x03
733 #define SCR_CLEAR 0xff
736 typedef struct _RNID_TOP_DISC
{
737 struct lpfc_name portName
;
741 #define RNID_HOST 0xa
742 #define RNID_DRIVER 0xd
744 uint32_t attachedNodes
;
746 #define RNID_IPV4 0x1
747 #define RNID_IPV6 0x2
752 #define RNID_TD_SUPPORT 0x1
753 #define RNID_LP_VALID 0x2
756 typedef struct _RNID
{ /* Structure is in Big Endian format */
758 #define RNID_TOPOLOGY_DISC 0xdf
762 struct lpfc_name portName
;
763 struct lpfc_name nodeName
;
765 RNID_TOP_DISC topologyDisc
; /* topology disc (0xdf) */
769 typedef struct _RPS
{ /* Structure is in Big Endian format */
772 struct lpfc_name portName
;
776 typedef struct _RPS_RSP
{ /* Structure is in Big Endian format */
779 uint32_t linkFailureCnt
;
780 uint32_t lossSyncCnt
;
781 uint32_t lossSignalCnt
;
782 uint32_t primSeqErrCnt
;
783 uint32_t invalidXmitWord
;
787 typedef struct _RPL
{ /* Structure is in Big Endian format */
792 typedef struct _PORT_NUM_BLK
{
795 struct lpfc_name portName
;
798 typedef struct _RPL_RSP
{ /* Structure is in Big Endian format */
801 PORT_NUM_BLK port_num_blk
;
804 /* This is used for RSCN command */
805 typedef struct _D_ID
{ /* Structure is in Big Endian format */
809 #ifdef __BIG_ENDIAN_BITFIELD
814 #else /* __LITTLE_ENDIAN_BITFIELD */
825 * Structure to define all ELS Payload types
828 typedef struct _ELS_PKT
{ /* Structure is in Big Endian format */
829 uint8_t elsCode
; /* FC Word 0, bit 24:31 */
834 struct ls_rjt lsRjt
; /* Payload for LS_RJT ELS response */
835 struct serv_parm logi
; /* Payload for PLOGI/FLOGI/PDISC/ACC */
836 LOGO logo
; /* Payload for PLOGO/FLOGO/ACC */
837 PRLI prli
; /* Payload for PRLI/ACC */
838 PRLO prlo
; /* Payload for PRLO/ACC */
839 ADISC adisc
; /* Payload for ADISC/ACC */
840 FARP farp
; /* Payload for FARP/ACC */
841 FAN fan
; /* Payload for FAN */
842 SCR scr
; /* Payload for SCR/ACC */
843 RNID rnid
; /* Payload for RNID */
844 uint8_t pad
[128 - 4]; /* Pad out to payload of 128 bytes */
850 * HBA MAnagement Operations Command Codes
852 #define SLI_MGMT_GRHL 0x100 /* Get registered HBA list */
853 #define SLI_MGMT_GHAT 0x101 /* Get HBA attributes */
854 #define SLI_MGMT_GRPL 0x102 /* Get registered Port list */
855 #define SLI_MGMT_GPAT 0x110 /* Get Port attributes */
856 #define SLI_MGMT_RHBA 0x200 /* Register HBA */
857 #define SLI_MGMT_RHAT 0x201 /* Register HBA atttributes */
858 #define SLI_MGMT_RPRT 0x210 /* Register Port */
859 #define SLI_MGMT_RPA 0x211 /* Register Port attributes */
860 #define SLI_MGMT_DHBA 0x300 /* De-register HBA */
861 #define SLI_MGMT_DPRT 0x310 /* De-register Port */
864 * Management Service Subtypes
866 #define SLI_CT_FDMI_Subtypes 0x10
869 * HBA Management Service Reject Code
871 #define REJECT_CODE 0x9 /* Unable to perform command request */
874 * HBA Management Service Reject Reason Code
875 * Please refer to the Reason Codes above
879 * HBA Attribute Types
881 #define NODE_NAME 0x1
882 #define MANUFACTURER 0x2
883 #define SERIAL_NUMBER 0x3
885 #define MODEL_DESCRIPTION 0x5
886 #define HARDWARE_VERSION 0x6
887 #define DRIVER_VERSION 0x7
888 #define OPTION_ROM_VERSION 0x8
889 #define FIRMWARE_VERSION 0x9
890 #define OS_NAME_VERSION 0xa
891 #define MAX_CT_PAYLOAD_LEN 0xb
894 * Port Attrubute Types
896 #define SUPPORTED_FC4_TYPES 0x1
897 #define SUPPORTED_SPEED 0x2
898 #define PORT_SPEED 0x3
899 #define MAX_FRAME_SIZE 0x4
900 #define OS_DEVICE_NAME 0x5
901 #define HOST_NAME 0x6
903 union AttributesDef
{
904 /* Structure is in Big Endian format */
906 uint32_t AttrType
:16;
914 * HBA Attribute Entry (8 - 260 bytes)
917 union AttributesDef ad
;
919 uint32_t VendorSpecific
;
920 uint8_t Manufacturer
[64];
921 uint8_t SerialNumber
[64];
923 uint8_t ModelDescription
[256];
924 uint8_t HardwareVersion
[256];
925 uint8_t DriverVersion
[256];
926 uint8_t OptionROMVersion
[256];
927 uint8_t FirmwareVersion
[256];
928 struct lpfc_name NodeName
;
929 uint8_t SupportFC4Types
[32];
930 uint32_t SupportSpeed
;
932 uint32_t MaxFrameSize
;
933 uint8_t OsDeviceName
[256];
934 uint8_t OsNameVersion
[256];
935 uint32_t MaxCTPayloadLen
;
936 uint8_t HostName
[256];
941 * HBA Attribute Block
944 uint32_t EntryCnt
; /* Number of HBA attribute entries */
945 ATTRIBUTE_ENTRY Entry
; /* Variable-length array */
952 struct lpfc_name PortName
;
959 struct lpfc_name PortName
;
963 * Registered Port List Format
967 PORT_ENTRY pe
; /* Variable-length array */
975 REG_PORT_LIST rpl
; /* variable-length array */
976 /* ATTRIBUTE_BLOCK ab; */
980 * Register HBA Attributes (RHAT)
983 struct lpfc_name HBA_PortName
;
988 * Register Port Attributes (RPA)
991 struct lpfc_name PortName
;
993 } REG_PORT_ATTRIBUTE
;
996 * Get Registered HBA List (GRHL) Accept Payload Format
999 uint32_t HBA__Entry_Cnt
; /* Number of Registered HBA Identifiers */
1000 struct lpfc_name HBA_PortName
; /* Variable-length array */
1004 * Get Registered Port List (GRPL) Accept Payload Format
1007 uint32_t RPL_Entry_Cnt
; /* Number of Registered Port Entries */
1008 PORT_ENTRY Reg_Port_Entry
[1]; /* Variable-length array */
1012 * Get Port Attributes (GPAT) Accept Payload Format
1016 ATTRIBUTE_BLOCK pab
;
1021 * Begin HBA configuration parameters.
1022 * The PCI configuration register BAR assignments are:
1023 * BAR0, offset 0x10 - SLIM base memory address
1024 * BAR1, offset 0x14 - SLIM base memory high address
1025 * BAR2, offset 0x18 - REGISTER base memory address
1026 * BAR3, offset 0x1c - REGISTER base memory high address
1027 * BAR4, offset 0x20 - BIU I/O registers
1028 * BAR5, offset 0x24 - REGISTER base io high address
1031 /* Number of rings currently used and available. */
1032 #define MAX_CONFIGURED_RINGS 3
1035 /* IOCB / Mailbox is owned by FireFly */
1038 /* IOCB / Mailbox is owned by Host */
1041 /* Number of 4-byte words in an IOCB. */
1042 #define IOCB_WORD_SZ 8
1044 /* defines for type field in fc header */
1045 #define FC_ELS_DATA 0x1
1046 #define FC_LLC_SNAP 0x5
1047 #define FC_FCP_DATA 0x8
1048 #define FC_COMMON_TRANSPORT_ULP 0x20
1050 /* defines for rctl field in fc header */
1051 #define FC_DEV_DATA 0x0
1052 #define FC_UNSOL_CTL 0x2
1053 #define FC_SOL_CTL 0x3
1054 #define FC_UNSOL_DATA 0x4
1055 #define FC_FCP_CMND 0x6
1056 #define FC_ELS_REQ 0x22
1057 #define FC_ELS_RSP 0x23
1059 /* network headers for Dfctl field */
1060 #define FC_NET_HDR 0x20
1062 /* Start FireFly Register definitions */
1063 #define PCI_VENDOR_ID_EMULEX 0x10df
1064 #define PCI_DEVICE_ID_FIREFLY 0x1ae5
1065 #define PCI_DEVICE_ID_RFLY 0xf095
1066 #define PCI_DEVICE_ID_PFLY 0xf098
1067 #define PCI_DEVICE_ID_LP101 0xf0a1
1068 #define PCI_DEVICE_ID_TFLY 0xf0a5
1069 #define PCI_DEVICE_ID_BSMB 0xf0d1
1070 #define PCI_DEVICE_ID_BMID 0xf0d5
1071 #define PCI_DEVICE_ID_ZSMB 0xf0e1
1072 #define PCI_DEVICE_ID_ZMID 0xf0e5
1073 #define PCI_DEVICE_ID_NEPTUNE 0xf0f5
1074 #define PCI_DEVICE_ID_NEPTUNE_SCSP 0xf0f6
1075 #define PCI_DEVICE_ID_NEPTUNE_DCSP 0xf0f7
1076 #define PCI_DEVICE_ID_SUPERFLY 0xf700
1077 #define PCI_DEVICE_ID_DRAGONFLY 0xf800
1078 #define PCI_DEVICE_ID_CENTAUR 0xf900
1079 #define PCI_DEVICE_ID_PEGASUS 0xf980
1080 #define PCI_DEVICE_ID_THOR 0xfa00
1081 #define PCI_DEVICE_ID_VIPER 0xfb00
1082 #define PCI_DEVICE_ID_LP10000S 0xfc00
1083 #define PCI_DEVICE_ID_LP11000S 0xfc10
1084 #define PCI_DEVICE_ID_LPE11000S 0xfc20
1085 #define PCI_DEVICE_ID_HELIOS 0xfd00
1086 #define PCI_DEVICE_ID_HELIOS_SCSP 0xfd11
1087 #define PCI_DEVICE_ID_HELIOS_DCSP 0xfd12
1088 #define PCI_DEVICE_ID_ZEPHYR 0xfe00
1089 #define PCI_DEVICE_ID_ZEPHYR_SCSP 0xfe11
1090 #define PCI_DEVICE_ID_ZEPHYR_DCSP 0xfe12
1092 #define PCI_SUBSYSTEM_ID_LP11000S 0xfc11
1093 #define PCI_SUBSYSTEM_ID_LP11002S 0xfc12
1094 #define PCI_SUBSYSTEM_ID_LPE11000S 0xfc21
1095 #define PCI_SUBSYSTEM_ID_LPE11002S 0xfc22
1096 #define PCI_SUBSYSTEM_ID_LPE11010S 0xfc2A
1098 #define JEDEC_ID_ADDRESS 0x0080001c
1099 #define FIREFLY_JEDEC_ID 0x1ACC
1100 #define SUPERFLY_JEDEC_ID 0x0020
1101 #define DRAGONFLY_JEDEC_ID 0x0021
1102 #define DRAGONFLY_V2_JEDEC_ID 0x0025
1103 #define CENTAUR_2G_JEDEC_ID 0x0026
1104 #define CENTAUR_1G_JEDEC_ID 0x0028
1105 #define PEGASUS_ORION_JEDEC_ID 0x0036
1106 #define PEGASUS_JEDEC_ID 0x0038
1107 #define THOR_JEDEC_ID 0x0012
1108 #define HELIOS_JEDEC_ID 0x0364
1109 #define ZEPHYR_JEDEC_ID 0x0577
1110 #define VIPER_JEDEC_ID 0x4838
1112 #define JEDEC_ID_MASK 0x0FFFF000
1113 #define JEDEC_ID_SHIFT 12
1114 #define FC_JEDEC_ID(id) ((id & JEDEC_ID_MASK) >> JEDEC_ID_SHIFT)
1116 typedef struct { /* FireFly BIU registers */
1117 uint32_t hostAtt
; /* See definitions for Host Attention
1119 uint32_t chipAtt
; /* See definitions for Chip Attention
1121 uint32_t hostStatus
; /* See definitions for Host Status register */
1122 uint32_t hostControl
; /* See definitions for Host Control register */
1123 uint32_t buiConfig
; /* See definitions for BIU configuration
1127 /* IO Register size in bytes */
1128 #define FF_REG_AREA_SIZE 256
1130 /* Host Attention Register */
1132 #define HA_REG_OFFSET 0 /* Byte offset from register base address */
1134 #define HA_R0RE_REQ 0x00000001 /* Bit 0 */
1135 #define HA_R0CE_RSP 0x00000002 /* Bit 1 */
1136 #define HA_R0ATT 0x00000008 /* Bit 3 */
1137 #define HA_R1RE_REQ 0x00000010 /* Bit 4 */
1138 #define HA_R1CE_RSP 0x00000020 /* Bit 5 */
1139 #define HA_R1ATT 0x00000080 /* Bit 7 */
1140 #define HA_R2RE_REQ 0x00000100 /* Bit 8 */
1141 #define HA_R2CE_RSP 0x00000200 /* Bit 9 */
1142 #define HA_R2ATT 0x00000800 /* Bit 11 */
1143 #define HA_R3RE_REQ 0x00001000 /* Bit 12 */
1144 #define HA_R3CE_RSP 0x00002000 /* Bit 13 */
1145 #define HA_R3ATT 0x00008000 /* Bit 15 */
1146 #define HA_LATT 0x20000000 /* Bit 29 */
1147 #define HA_MBATT 0x40000000 /* Bit 30 */
1148 #define HA_ERATT 0x80000000 /* Bit 31 */
1150 #define HA_RXRE_REQ 0x00000001 /* Bit 0 */
1151 #define HA_RXCE_RSP 0x00000002 /* Bit 1 */
1152 #define HA_RXATT 0x00000008 /* Bit 3 */
1153 #define HA_RXMASK 0x0000000f
1155 /* Chip Attention Register */
1157 #define CA_REG_OFFSET 4 /* Byte offset from register base address */
1159 #define CA_R0CE_REQ 0x00000001 /* Bit 0 */
1160 #define CA_R0RE_RSP 0x00000002 /* Bit 1 */
1161 #define CA_R0ATT 0x00000008 /* Bit 3 */
1162 #define CA_R1CE_REQ 0x00000010 /* Bit 4 */
1163 #define CA_R1RE_RSP 0x00000020 /* Bit 5 */
1164 #define CA_R1ATT 0x00000080 /* Bit 7 */
1165 #define CA_R2CE_REQ 0x00000100 /* Bit 8 */
1166 #define CA_R2RE_RSP 0x00000200 /* Bit 9 */
1167 #define CA_R2ATT 0x00000800 /* Bit 11 */
1168 #define CA_R3CE_REQ 0x00001000 /* Bit 12 */
1169 #define CA_R3RE_RSP 0x00002000 /* Bit 13 */
1170 #define CA_R3ATT 0x00008000 /* Bit 15 */
1171 #define CA_MBATT 0x40000000 /* Bit 30 */
1173 /* Host Status Register */
1175 #define HS_REG_OFFSET 8 /* Byte offset from register base address */
1177 #define HS_MBRDY 0x00400000 /* Bit 22 */
1178 #define HS_FFRDY 0x00800000 /* Bit 23 */
1179 #define HS_FFER8 0x01000000 /* Bit 24 */
1180 #define HS_FFER7 0x02000000 /* Bit 25 */
1181 #define HS_FFER6 0x04000000 /* Bit 26 */
1182 #define HS_FFER5 0x08000000 /* Bit 27 */
1183 #define HS_FFER4 0x10000000 /* Bit 28 */
1184 #define HS_FFER3 0x20000000 /* Bit 29 */
1185 #define HS_FFER2 0x40000000 /* Bit 30 */
1186 #define HS_FFER1 0x80000000 /* Bit 31 */
1187 #define HS_FFERM 0xFF000000 /* Mask for error bits 31:24 */
1189 /* Host Control Register */
1191 #define HC_REG_OFFSET 12 /* Word offset from register base address */
1193 #define HC_MBINT_ENA 0x00000001 /* Bit 0 */
1194 #define HC_R0INT_ENA 0x00000002 /* Bit 1 */
1195 #define HC_R1INT_ENA 0x00000004 /* Bit 2 */
1196 #define HC_R2INT_ENA 0x00000008 /* Bit 3 */
1197 #define HC_R3INT_ENA 0x00000010 /* Bit 4 */
1198 #define HC_INITHBI 0x02000000 /* Bit 25 */
1199 #define HC_INITMB 0x04000000 /* Bit 26 */
1200 #define HC_INITFF 0x08000000 /* Bit 27 */
1201 #define HC_LAINT_ENA 0x20000000 /* Bit 29 */
1202 #define HC_ERINT_ENA 0x80000000 /* Bit 31 */
1204 /* Mailbox Commands */
1205 #define MBX_SHUTDOWN 0x00 /* terminate testing */
1206 #define MBX_LOAD_SM 0x01
1207 #define MBX_READ_NV 0x02
1208 #define MBX_WRITE_NV 0x03
1209 #define MBX_RUN_BIU_DIAG 0x04
1210 #define MBX_INIT_LINK 0x05
1211 #define MBX_DOWN_LINK 0x06
1212 #define MBX_CONFIG_LINK 0x07
1213 #define MBX_CONFIG_RING 0x09
1214 #define MBX_RESET_RING 0x0A
1215 #define MBX_READ_CONFIG 0x0B
1216 #define MBX_READ_RCONFIG 0x0C
1217 #define MBX_READ_SPARM 0x0D
1218 #define MBX_READ_STATUS 0x0E
1219 #define MBX_READ_RPI 0x0F
1220 #define MBX_READ_XRI 0x10
1221 #define MBX_READ_REV 0x11
1222 #define MBX_READ_LNK_STAT 0x12
1223 #define MBX_REG_LOGIN 0x13
1224 #define MBX_UNREG_LOGIN 0x14
1225 #define MBX_READ_LA 0x15
1226 #define MBX_CLEAR_LA 0x16
1227 #define MBX_DUMP_MEMORY 0x17
1228 #define MBX_DUMP_CONTEXT 0x18
1229 #define MBX_RUN_DIAGS 0x19
1230 #define MBX_RESTART 0x1A
1231 #define MBX_UPDATE_CFG 0x1B
1232 #define MBX_DOWN_LOAD 0x1C
1233 #define MBX_DEL_LD_ENTRY 0x1D
1234 #define MBX_RUN_PROGRAM 0x1E
1235 #define MBX_SET_MASK 0x20
1236 #define MBX_SET_SLIM 0x21
1237 #define MBX_UNREG_D_ID 0x23
1238 #define MBX_KILL_BOARD 0x24
1239 #define MBX_CONFIG_FARP 0x25
1240 #define MBX_BEACON 0x2A
1242 #define MBX_LOAD_AREA 0x81
1243 #define MBX_RUN_BIU_DIAG64 0x84
1244 #define MBX_CONFIG_PORT 0x88
1245 #define MBX_READ_SPARM64 0x8D
1246 #define MBX_READ_RPI64 0x8F
1247 #define MBX_REG_LOGIN64 0x93
1248 #define MBX_READ_LA64 0x95
1250 #define MBX_FLASH_WR_ULA 0x98
1251 #define MBX_SET_DEBUG 0x99
1252 #define MBX_LOAD_EXP_ROM 0x9C
1254 #define MBX_MAX_CMDS 0x9D
1255 #define MBX_SLI2_CMD_MASK 0x80
1259 #define CMD_RCV_SEQUENCE_CX 0x01
1260 #define CMD_XMIT_SEQUENCE_CR 0x02
1261 #define CMD_XMIT_SEQUENCE_CX 0x03
1262 #define CMD_XMIT_BCAST_CN 0x04
1263 #define CMD_XMIT_BCAST_CX 0x05
1264 #define CMD_QUE_RING_BUF_CN 0x06
1265 #define CMD_QUE_XRI_BUF_CX 0x07
1266 #define CMD_IOCB_CONTINUE_CN 0x08
1267 #define CMD_RET_XRI_BUF_CX 0x09
1268 #define CMD_ELS_REQUEST_CR 0x0A
1269 #define CMD_ELS_REQUEST_CX 0x0B
1270 #define CMD_RCV_ELS_REQ_CX 0x0D
1271 #define CMD_ABORT_XRI_CN 0x0E
1272 #define CMD_ABORT_XRI_CX 0x0F
1273 #define CMD_CLOSE_XRI_CN 0x10
1274 #define CMD_CLOSE_XRI_CX 0x11
1275 #define CMD_CREATE_XRI_CR 0x12
1276 #define CMD_CREATE_XRI_CX 0x13
1277 #define CMD_GET_RPI_CN 0x14
1278 #define CMD_XMIT_ELS_RSP_CX 0x15
1279 #define CMD_GET_RPI_CR 0x16
1280 #define CMD_XRI_ABORTED_CX 0x17
1281 #define CMD_FCP_IWRITE_CR 0x18
1282 #define CMD_FCP_IWRITE_CX 0x19
1283 #define CMD_FCP_IREAD_CR 0x1A
1284 #define CMD_FCP_IREAD_CX 0x1B
1285 #define CMD_FCP_ICMND_CR 0x1C
1286 #define CMD_FCP_ICMND_CX 0x1D
1288 #define CMD_ADAPTER_MSG 0x20
1289 #define CMD_ADAPTER_DUMP 0x22
1291 /* SLI_2 IOCB Command Set */
1293 #define CMD_RCV_SEQUENCE64_CX 0x81
1294 #define CMD_XMIT_SEQUENCE64_CR 0x82
1295 #define CMD_XMIT_SEQUENCE64_CX 0x83
1296 #define CMD_XMIT_BCAST64_CN 0x84
1297 #define CMD_XMIT_BCAST64_CX 0x85
1298 #define CMD_QUE_RING_BUF64_CN 0x86
1299 #define CMD_QUE_XRI_BUF64_CX 0x87
1300 #define CMD_IOCB_CONTINUE64_CN 0x88
1301 #define CMD_RET_XRI_BUF64_CX 0x89
1302 #define CMD_ELS_REQUEST64_CR 0x8A
1303 #define CMD_ELS_REQUEST64_CX 0x8B
1304 #define CMD_ABORT_MXRI64_CN 0x8C
1305 #define CMD_RCV_ELS_REQ64_CX 0x8D
1306 #define CMD_XMIT_ELS_RSP64_CX 0x95
1307 #define CMD_FCP_IWRITE64_CR 0x98
1308 #define CMD_FCP_IWRITE64_CX 0x99
1309 #define CMD_FCP_IREAD64_CR 0x9A
1310 #define CMD_FCP_IREAD64_CX 0x9B
1311 #define CMD_FCP_ICMND64_CR 0x9C
1312 #define CMD_FCP_ICMND64_CX 0x9D
1314 #define CMD_GEN_REQUEST64_CR 0xC2
1315 #define CMD_GEN_REQUEST64_CX 0xC3
1317 #define CMD_MAX_IOCB_CMD 0xE6
1318 #define CMD_IOCB_MASK 0xff
1320 #define MAX_MSG_DATA 28 /* max msg data in CMD_ADAPTER_MSG
1322 #define LPFC_MAX_ADPTMSG 32 /* max msg data */
1326 #define MBX_SUCCESS 0
1327 #define MBXERR_NUM_RINGS 1
1328 #define MBXERR_NUM_IOCBS 2
1329 #define MBXERR_IOCBS_EXCEEDED 3
1330 #define MBXERR_BAD_RING_NUMBER 4
1331 #define MBXERR_MASK_ENTRIES_RANGE 5
1332 #define MBXERR_MASKS_EXCEEDED 6
1333 #define MBXERR_BAD_PROFILE 7
1334 #define MBXERR_BAD_DEF_CLASS 8
1335 #define MBXERR_BAD_MAX_RESPONDER 9
1336 #define MBXERR_BAD_MAX_ORIGINATOR 10
1337 #define MBXERR_RPI_REGISTERED 11
1338 #define MBXERR_RPI_FULL 12
1339 #define MBXERR_NO_RESOURCES 13
1340 #define MBXERR_BAD_RCV_LENGTH 14
1341 #define MBXERR_DMA_ERROR 15
1342 #define MBXERR_ERROR 16
1343 #define MBX_NOT_FINISHED 255
1345 #define MBX_BUSY 0xffffff /* Attempted cmd to busy Mailbox */
1346 #define MBX_TIMEOUT 0xfffffe /* time-out expired waiting for */
1349 * Begin Structure Definitions for Mailbox Commands
1353 #ifdef __BIG_ENDIAN_BITFIELD
1358 #else /* __LITTLE_ENDIAN_BITFIELD */
1367 uint32_t bdeAddress
;
1368 #ifdef __BIG_ENDIAN_BITFIELD
1369 uint32_t bdeReserved
:4;
1370 uint32_t bdeAddrHigh
:4;
1371 uint32_t bdeSize
:24;
1372 #else /* __LITTLE_ENDIAN_BITFIELD */
1373 uint32_t bdeSize
:24;
1374 uint32_t bdeAddrHigh
:4;
1375 uint32_t bdeReserved
:4;
1379 struct ulp_bde64
{ /* SLI-2 */
1383 #ifdef __BIG_ENDIAN_BITFIELD
1384 uint32_t bdeFlags
:8; /* BDE Flags 0 IS A SUPPORTED
1386 uint32_t bdeSize
:24; /* Size of buffer (in bytes) */
1387 #else /* __LITTLE_ENDIAN_BITFIELD */
1388 uint32_t bdeSize
:24; /* Size of buffer (in bytes) */
1389 uint32_t bdeFlags
:8; /* BDE Flags 0 IS A SUPPORTED
1393 #define BUFF_USE_RSVD 0x01 /* bdeFlags */
1394 #define BUFF_USE_INTRPT 0x02 /* Not Implemented with LP6000 */
1395 #define BUFF_USE_CMND 0x04 /* Optional, 1=cmd/rsp 0=data buffer */
1396 #define BUFF_USE_RCV 0x08 /* "" "", 1=rcv buffer, 0=xmit
1398 #define BUFF_TYPE_32BIT 0x10 /* "" "", 1=32 bit addr 0=64 bit
1400 #define BUFF_TYPE_SPECIAL 0x20 /* Not Implemented with LP6000 */
1401 #define BUFF_TYPE_BDL 0x40 /* Optional, may be set in BDL */
1402 #define BUFF_TYPE_INVALID 0x80 /* "" "" */
1408 #define BDE64_SIZE_WORD 0
1409 #define BPL64_SIZE_WORD 0x40
1411 typedef struct ULP_BDL
{ /* SLI-2 */
1412 #ifdef __BIG_ENDIAN_BITFIELD
1413 uint32_t bdeFlags
:8; /* BDL Flags */
1414 uint32_t bdeSize
:24; /* Size of BDL array in host memory (bytes) */
1415 #else /* __LITTLE_ENDIAN_BITFIELD */
1416 uint32_t bdeSize
:24; /* Size of BDL array in host memory (bytes) */
1417 uint32_t bdeFlags
:8; /* BDL Flags */
1420 uint32_t addrLow
; /* Address 0:31 */
1421 uint32_t addrHigh
; /* Address 32:63 */
1422 uint32_t ulpIoTag32
; /* Can be used for 32 bit I/O Tag */
1425 /* Structure for MB Command LOAD_SM and DOWN_LOAD */
1428 #ifdef __BIG_ENDIAN_BITFIELD
1430 uint32_t acknowledgment
:1;
1432 uint32_t erase_or_prog
:1;
1433 uint32_t update_flash
:1;
1434 uint32_t update_ram
:1;
1436 uint32_t load_cmplt
:1;
1437 #else /* __LITTLE_ENDIAN_BITFIELD */
1438 uint32_t load_cmplt
:1;
1440 uint32_t update_ram
:1;
1441 uint32_t update_flash
:1;
1442 uint32_t erase_or_prog
:1;
1444 uint32_t acknowledgment
:1;
1448 uint32_t dl_to_adr_low
;
1449 uint32_t dl_to_adr_high
;
1452 uint32_t dl_from_mbx_offset
;
1453 struct ulp_bde dl_from_bde
;
1454 struct ulp_bde64 dl_from_bde64
;
1459 /* Structure for MB Command READ_NVPARM (02) */
1462 uint32_t rsvd1
[3]; /* Read as all one's */
1463 uint32_t rsvd2
; /* Read as all zero's */
1464 uint32_t portname
[2]; /* N_PORT name */
1465 uint32_t nodename
[2]; /* NODE name */
1467 #ifdef __BIG_ENDIAN_BITFIELD
1468 uint32_t pref_DID
:24;
1469 uint32_t hardAL_PA
:8;
1470 #else /* __LITTLE_ENDIAN_BITFIELD */
1471 uint32_t hardAL_PA
:8;
1472 uint32_t pref_DID
:24;
1475 uint32_t rsvd3
[21]; /* Read as all one's */
1478 /* Structure for MB Command WRITE_NVPARMS (03) */
1481 uint32_t rsvd1
[3]; /* Must be all one's */
1482 uint32_t rsvd2
; /* Must be all zero's */
1483 uint32_t portname
[2]; /* N_PORT name */
1484 uint32_t nodename
[2]; /* NODE name */
1486 #ifdef __BIG_ENDIAN_BITFIELD
1487 uint32_t pref_DID
:24;
1488 uint32_t hardAL_PA
:8;
1489 #else /* __LITTLE_ENDIAN_BITFIELD */
1490 uint32_t hardAL_PA
:8;
1491 uint32_t pref_DID
:24;
1494 uint32_t rsvd3
[21]; /* Must be all one's */
1497 /* Structure for MB Command RUN_BIU_DIAG (04) */
1498 /* Structure for MB Command RUN_BIU_DIAG64 (0x84) */
1504 struct ulp_bde xmit_bde
;
1505 struct ulp_bde rcv_bde
;
1508 struct ulp_bde64 xmit_bde64
;
1509 struct ulp_bde64 rcv_bde64
;
1514 /* Structure for MB Command INIT_LINK (05) */
1517 #ifdef __BIG_ENDIAN_BITFIELD
1519 uint32_t lipsr_AL_PA
:8; /* AL_PA to issue Lip Selective Reset to */
1520 #else /* __LITTLE_ENDIAN_BITFIELD */
1521 uint32_t lipsr_AL_PA
:8; /* AL_PA to issue Lip Selective Reset to */
1525 #ifdef __BIG_ENDIAN_BITFIELD
1526 uint8_t fabric_AL_PA
; /* If using a Fabric Assigned AL_PA */
1528 uint16_t link_flags
;
1529 #else /* __LITTLE_ENDIAN_BITFIELD */
1530 uint16_t link_flags
;
1532 uint8_t fabric_AL_PA
; /* If using a Fabric Assigned AL_PA */
1535 #define FLAGS_LOCAL_LB 0x01 /* link_flags (=1) ENDEC loopback */
1536 #define FLAGS_TOPOLOGY_MODE_LOOP_PT 0x00 /* Attempt loop then pt-pt */
1537 #define FLAGS_TOPOLOGY_MODE_PT_PT 0x02 /* Attempt pt-pt only */
1538 #define FLAGS_TOPOLOGY_MODE_LOOP 0x04 /* Attempt loop only */
1539 #define FLAGS_TOPOLOGY_MODE_PT_LOOP 0x06 /* Attempt pt-pt then loop */
1540 #define FLAGS_LIRP_LILP 0x80 /* LIRP / LILP is disabled */
1542 #define FLAGS_TOPOLOGY_FAILOVER 0x0400 /* Bit 10 */
1543 #define FLAGS_LINK_SPEED 0x0800 /* Bit 11 */
1544 #define FLAGS_IMED_ABORT 0x04000 /* Bit 14 */
1546 uint32_t link_speed
;
1547 #define LINK_SPEED_AUTO 0 /* Auto selection */
1548 #define LINK_SPEED_1G 1 /* 1 Gigabaud */
1549 #define LINK_SPEED_2G 2 /* 2 Gigabaud */
1550 #define LINK_SPEED_4G 4 /* 4 Gigabaud */
1551 #define LINK_SPEED_8G 8 /* 4 Gigabaud */
1552 #define LINK_SPEED_10G 16 /* 10 Gigabaud */
1556 /* Structure for MB Command DOWN_LINK (06) */
1562 /* Structure for MB Command CONFIG_LINK (07) */
1565 #ifdef __BIG_ENDIAN_BITFIELD
1568 uint32_t cr_delay
:6;
1569 uint32_t cr_count
:8;
1572 #else /* __LITTLE_ENDIAN_BITFIELD */
1575 uint32_t cr_count
:8;
1576 uint32_t cr_delay
:6;
1590 #ifdef __BIG_ENDIAN_BITFIELD
1591 uint32_t rrq_enable
:1;
1592 uint32_t rrq_immed
:1;
1594 uint32_t ack0_enable
:1;
1595 #else /* __LITTLE_ENDIAN_BITFIELD */
1596 uint32_t ack0_enable
:1;
1598 uint32_t rrq_immed
:1;
1599 uint32_t rrq_enable
:1;
1603 /* Structure for MB Command PART_SLIM (08)
1604 * will be removed since SLI1 is no longer supported!
1607 #ifdef __BIG_ENDIAN_BITFIELD
1612 #else /* __LITTLE_ENDIAN_BITFIELD */
1621 #ifdef __BIG_ENDIAN_BITFIELD
1622 uint32_t unused1
:24;
1624 #else /* __LITTLE_ENDIAN_BITFIELD */
1626 uint32_t unused1
:24;
1629 RING_DEF ringdef
[4];
1633 /* Structure for MB Command CONFIG_RING (09) */
1636 #ifdef __BIG_ENDIAN_BITFIELD
1639 uint32_t recvNotify
:1;
1644 #else /* __LITTLE_ENDIAN_BITFIELD */
1649 uint32_t recvNotify
:1;
1654 #ifdef __BIG_ENDIAN_BITFIELD
1655 uint16_t maxRespXchg
;
1656 uint16_t maxOrigXchg
;
1657 #else /* __LITTLE_ENDIAN_BITFIELD */
1658 uint16_t maxOrigXchg
;
1659 uint16_t maxRespXchg
;
1665 /* Structure for MB Command RESET_RING (10) */
1671 /* Structure for MB Command READ_CONFIG (11) */
1674 #ifdef __BIG_ENDIAN_BITFIELD
1677 uint32_t cr_delay
:6;
1678 uint32_t cr_count
:8;
1681 #else /* __LITTLE_ENDIAN_BITFIELD */
1684 uint32_t cr_count
:8;
1685 uint32_t cr_delay
:6;
1690 #ifdef __BIG_ENDIAN_BITFIELD
1691 uint32_t topology
:8;
1693 #else /* __LITTLE_ENDIAN_BITFIELD */
1695 uint32_t topology
:8;
1698 /* Defines for topology (defined previously) */
1699 #ifdef __BIG_ENDIAN_BITFIELD
1704 #else /* __LITTLE_ENDIAN_BITFIELD */
1717 #define LMT_RESERVED 0x000 /* Not used */
1718 #define LMT_1Gb 0x004
1719 #define LMT_2Gb 0x008
1720 #define LMT_4Gb 0x040
1721 #define LMT_8Gb 0x080
1722 #define LMT_10Gb 0x100
1731 uint32_t avail_iocb
;
1733 uint32_t default_rpi
;
1736 /* Structure for MB Command READ_RCONFIG (12) */
1739 #ifdef __BIG_ENDIAN_BITFIELD
1741 uint32_t recvNotify
:1;
1746 #else /* __LITTLE_ENDIAN_BITFIELD */
1751 uint32_t recvNotify
:1;
1755 #ifdef __BIG_ENDIAN_BITFIELD
1758 #else /* __LITTLE_ENDIAN_BITFIELD */
1765 #ifdef __BIG_ENDIAN_BITFIELD
1766 uint16_t cmdRingOffset
;
1767 uint16_t cmdEntryCnt
;
1768 uint16_t rspRingOffset
;
1769 uint16_t rspEntryCnt
;
1770 uint16_t nextCmdOffset
;
1772 uint16_t nextRspOffset
;
1774 #else /* __LITTLE_ENDIAN_BITFIELD */
1775 uint16_t cmdEntryCnt
;
1776 uint16_t cmdRingOffset
;
1777 uint16_t rspEntryCnt
;
1778 uint16_t rspRingOffset
;
1780 uint16_t nextCmdOffset
;
1782 uint16_t nextRspOffset
;
1786 /* Structure for MB Command READ_SPARM (13) */
1787 /* Structure for MB Command READ_SPARM64 (0x8D) */
1793 struct ulp_bde sp
; /* This BDE points to struct serv_parm
1795 struct ulp_bde64 sp64
;
1799 /* Structure for MB Command READ_STATUS (14) */
1802 #ifdef __BIG_ENDIAN_BITFIELD
1804 uint32_t clrCounters
:1;
1805 uint16_t activeXriCnt
;
1806 uint16_t activeRpiCnt
;
1807 #else /* __LITTLE_ENDIAN_BITFIELD */
1808 uint32_t clrCounters
:1;
1810 uint16_t activeRpiCnt
;
1811 uint16_t activeXriCnt
;
1814 uint32_t xmitByteCnt
;
1815 uint32_t rcvByteCnt
;
1816 uint32_t xmitFrameCnt
;
1817 uint32_t rcvFrameCnt
;
1818 uint32_t xmitSeqCnt
;
1820 uint32_t totalOrigExchanges
;
1821 uint32_t totalRespExchanges
;
1822 uint32_t rcvPbsyCnt
;
1823 uint32_t rcvFbsyCnt
;
1826 /* Structure for MB Command READ_RPI (15) */
1827 /* Structure for MB Command READ_RPI64 (0x8F) */
1830 #ifdef __BIG_ENDIAN_BITFIELD
1835 #else /* __LITTLE_ENDIAN_BITFIELD */
1844 struct ulp_bde64 sp64
;
1849 /* Structure for MB Command READ_XRI (16) */
1852 #ifdef __BIG_ENDIAN_BITFIELD
1869 uint32_t exchOrig
:1;
1870 #else /* __LITTLE_ENDIAN_BITFIELD */
1885 uint32_t exchOrig
:1;
1891 /* Structure for MB Command READ_REV (17) */
1894 #ifdef __BIG_ENDIAN_BITFIELD
1899 #else /* __LITTLE_ENDIAN_BITFIELD */
1911 #ifdef __BIG_ENDIAN_BITFIELD
1916 uint16_t ProgFixLvl
:2;
1917 uint16_t ProgDistType
:2;
1919 #else /* __LITTLE_ENDIAN_BITFIELD */
1921 uint16_t ProgDistType
:2;
1922 uint16_t ProgFixLvl
:2;
1932 #ifdef __BIG_ENDIAN_BITFIELD
1933 uint8_t feaLevelHigh
;
1934 uint8_t feaLevelLow
;
1937 #else /* __LITTLE_ENDIAN_BITFIELD */
1940 uint8_t feaLevelLow
;
1941 uint8_t feaLevelHigh
;
1944 uint32_t postKernRev
;
1946 uint8_t opFwName
[16];
1948 uint8_t sli1FwName
[16];
1950 uint8_t sli2FwName
[16];
1952 uint32_t RandomData
[7];
1955 /* Structure for MB Command READ_LINK_STAT (18) */
1959 uint32_t linkFailureCnt
;
1960 uint32_t lossSyncCnt
;
1962 uint32_t lossSignalCnt
;
1963 uint32_t primSeqErrCnt
;
1964 uint32_t invalidXmitWord
;
1966 uint32_t primSeqTimeout
;
1967 uint32_t elasticOverrun
;
1968 uint32_t arbTimeout
;
1971 /* Structure for MB Command REG_LOGIN (19) */
1972 /* Structure for MB Command REG_LOGIN64 (0x93) */
1975 #ifdef __BIG_ENDIAN_BITFIELD
1980 #else /* __LITTLE_ENDIAN_BITFIELD */
1989 struct ulp_bde64 sp64
;
1994 /* Word 30 contents for REG_LOGIN */
1997 #ifdef __BIG_ENDIAN_BITFIELD
1999 uint16_t wd30_class
:4;
2001 #else /* __LITTLE_ENDIAN_BITFIELD */
2003 uint16_t wd30_class
:4;
2010 /* Structure for MB Command UNREG_LOGIN (20) */
2013 #ifdef __BIG_ENDIAN_BITFIELD
2016 #else /* __LITTLE_ENDIAN_BITFIELD */
2022 /* Structure for MB Command UNREG_D_ID (0x23) */
2028 /* Structure for MB Command READ_LA (21) */
2029 /* Structure for MB Command READ_LA64 (0x95) */
2032 uint32_t eventTag
; /* Event tag */
2033 #ifdef __BIG_ENDIAN_BITFIELD
2038 #else /* __LITTLE_ENDIAN_BITFIELD */
2045 #define AT_RESERVED 0x00 /* Reserved - attType */
2046 #define AT_LINK_UP 0x01 /* Link is up */
2047 #define AT_LINK_DOWN 0x02 /* Link is down */
2049 #ifdef __BIG_ENDIAN_BITFIELD
2050 uint8_t granted_AL_PA
;
2054 #else /* __LITTLE_ENDIAN_BITFIELD */
2058 uint8_t granted_AL_PA
;
2061 #define TOPOLOGY_PT_PT 0x01 /* Topology is pt-pt / pt-fabric */
2062 #define TOPOLOGY_LOOP 0x02 /* Topology is FC-AL */
2065 struct ulp_bde lilpBde
; /* This BDE points to a 128 byte buffer
2067 /* store the LILP AL_PA position map into */
2068 struct ulp_bde64 lilpBde64
;
2071 #ifdef __BIG_ENDIAN_BITFIELD
2075 uint32_t DlnkSpeed
:8;
2079 #else /* __LITTLE_ENDIAN_BITFIELD */
2083 uint32_t DlnkSpeed
:8;
2089 #ifdef __BIG_ENDIAN_BITFIELD
2093 uint32_t UlnkSpeed
:8;
2097 #else /* __LITTLE_ENDIAN_BITFIELD */
2101 uint32_t UlnkSpeed
:8;
2107 #define LA_UNKNW_LINK 0x0 /* lnkSpeed */
2108 #define LA_1GHZ_LINK 0x04 /* lnkSpeed */
2109 #define LA_2GHZ_LINK 0x08 /* lnkSpeed */
2110 #define LA_4GHZ_LINK 0x10 /* lnkSpeed */
2111 #define LA_8GHZ_LINK 0x20 /* lnkSpeed */
2112 #define LA_10GHZ_LINK 0x40 /* lnkSpeed */
2116 /* Structure for MB Command CLEAR_LA (22) */
2119 uint32_t eventTag
; /* Event tag */
2123 /* Structure for MB Command DUMP */
2126 #ifdef __BIG_ENDIAN_BITFIELD
2132 uint32_t entry_index
:16;
2133 uint32_t region_id
:16;
2134 #else /* __LITTLE_ENDIAN_BITFIELD */
2140 uint32_t region_id
:16;
2141 uint32_t entry_index
:16;
2146 uint32_t resp_offset
;
2149 #define DMP_MEM_REG 0x1
2150 #define DMP_NV_PARAMS 0x2
2152 #define DMP_REGION_VPD 0xe
2153 #define DMP_VPD_SIZE 0x400 /* maximum amount of VPD */
2154 #define DMP_RSP_OFFSET 0x14 /* word 5 contains first word of rsp */
2155 #define DMP_RSP_SIZE 0x6C /* maximum of 27 words of rsp data */
2157 /* Structure for MB Command CONFIG_PORT (0x88) */
2161 uint32_t pcbLow
; /* bit 31:0 of memory based port config block */
2162 uint32_t pcbHigh
; /* bit 63:32 of memory based port config block */
2163 uint32_t hbainit
[5];
2166 /* SLI-2 Port Control Block */
2169 #define SLIMOFF 0x30 /* WORD */
2171 typedef struct _SLI2_RDSC
{
2172 uint32_t cmdEntries
;
2173 uint32_t cmdAddrLow
;
2174 uint32_t cmdAddrHigh
;
2176 uint32_t rspEntries
;
2177 uint32_t rspAddrLow
;
2178 uint32_t rspAddrHigh
;
2181 typedef struct _PCB
{
2182 #ifdef __BIG_ENDIAN_BITFIELD
2184 #define TYPE_NATIVE_SLI2 0x01;
2186 #define FEATURE_INITIAL_SLI2 0x01;
2189 #else /* __LITTLE_ENDIAN_BITFIELD */
2193 #define FEATURE_INITIAL_SLI2 0x01;
2195 #define TYPE_NATIVE_SLI2 0x01;
2198 uint32_t mailBoxSize
;
2200 uint32_t mbAddrHigh
;
2202 uint32_t hgpAddrLow
;
2203 uint32_t hgpAddrHigh
;
2205 uint32_t pgpAddrLow
;
2206 uint32_t pgpAddrHigh
;
2207 SLI2_RDSC rdsc
[MAX_RINGS
];
2212 #ifdef __BIG_ENDIAN_BITFIELD
2214 uint32_t discardFarp
:1;
2215 uint32_t IPEnable
:1;
2216 uint32_t nodeName
:1;
2217 uint32_t portName
:1;
2218 uint32_t filterEnable
:1;
2219 #else /* __LITTLE_ENDIAN_BITFIELD */
2220 uint32_t filterEnable
:1;
2221 uint32_t portName
:1;
2222 uint32_t nodeName
:1;
2223 uint32_t IPEnable
:1;
2224 uint32_t discardFarp
:1;
2228 uint8_t portname
[8]; /* Used to be struct lpfc_name */
2229 uint8_t nodename
[8];
2236 /* Union of all Mailbox Command types */
2237 #define MAILBOX_CMD_WSIZE 32
2238 #define MAILBOX_CMD_SIZE (MAILBOX_CMD_WSIZE * sizeof(uint32_t))
2241 uint32_t varWords
[MAILBOX_CMD_WSIZE
- 1];
2242 LOAD_SM_VAR varLdSM
; /* cmd = 1 (LOAD_SM) */
2243 READ_NV_VAR varRDnvp
; /* cmd = 2 (READ_NVPARMS) */
2244 WRITE_NV_VAR varWTnvp
; /* cmd = 3 (WRITE_NVPARMS) */
2245 BIU_DIAG_VAR varBIUdiag
; /* cmd = 4 (RUN_BIU_DIAG) */
2246 INIT_LINK_VAR varInitLnk
; /* cmd = 5 (INIT_LINK) */
2247 DOWN_LINK_VAR varDwnLnk
; /* cmd = 6 (DOWN_LINK) */
2248 CONFIG_LINK varCfgLnk
; /* cmd = 7 (CONFIG_LINK) */
2249 PART_SLIM_VAR varSlim
; /* cmd = 8 (PART_SLIM) */
2250 CONFIG_RING_VAR varCfgRing
; /* cmd = 9 (CONFIG_RING) */
2251 RESET_RING_VAR varRstRing
; /* cmd = 10 (RESET_RING) */
2252 READ_CONFIG_VAR varRdConfig
; /* cmd = 11 (READ_CONFIG) */
2253 READ_RCONF_VAR varRdRConfig
; /* cmd = 12 (READ_RCONFIG) */
2254 READ_SPARM_VAR varRdSparm
; /* cmd = 13 (READ_SPARM(64)) */
2255 READ_STATUS_VAR varRdStatus
; /* cmd = 14 (READ_STATUS) */
2256 READ_RPI_VAR varRdRPI
; /* cmd = 15 (READ_RPI(64)) */
2257 READ_XRI_VAR varRdXRI
; /* cmd = 16 (READ_XRI) */
2258 READ_REV_VAR varRdRev
; /* cmd = 17 (READ_REV) */
2259 READ_LNK_VAR varRdLnk
; /* cmd = 18 (READ_LNK_STAT) */
2260 REG_LOGIN_VAR varRegLogin
; /* cmd = 19 (REG_LOGIN(64)) */
2261 UNREG_LOGIN_VAR varUnregLogin
; /* cmd = 20 (UNREG_LOGIN) */
2262 READ_LA_VAR varReadLA
; /* cmd = 21 (READ_LA(64)) */
2263 CLEAR_LA_VAR varClearLA
; /* cmd = 22 (CLEAR_LA) */
2264 DUMP_VAR varDmp
; /* Warm Start DUMP mbx cmd */
2265 UNREG_D_ID_VAR varUnregDID
; /* cmd = 0x23 (UNREG_D_ID) */
2266 CONFIG_FARP_VAR varCfgFarp
; /* cmd = 0x25 (CONFIG_FARP) NEW_FEATURE */
2267 CONFIG_PORT_VAR varCfgPort
; /* cmd = 0x88 (CONFIG_PORT) */
2271 * SLI-2 specific structures
2284 typedef struct _SLI2_DESC
{
2285 struct lpfc_hgp host
[MAX_RINGS
];
2286 uint32_t unused1
[16];
2287 struct lpfc_pgp port
[MAX_RINGS
];
2295 #ifdef __BIG_ENDIAN_BITFIELD
2298 uint8_t mbxReserved
:6;
2300 uint8_t mbxOwner
:1; /* Low order bit first word */
2301 #else /* __LITTLE_ENDIAN_BITFIELD */
2302 uint8_t mbxOwner
:1; /* Low order bit first word */
2304 uint8_t mbxReserved
:6;
2314 * Begin Structure Definitions for IOCB Commands
2318 #ifdef __BIG_ENDIAN_BITFIELD
2322 uint8_t statLocalError
;
2323 #else /* __LITTLE_ENDIAN_BITFIELD */
2324 uint8_t statLocalError
;
2329 /* statRsn P/F_RJT reason codes */
2330 #define RJT_BAD_D_ID 0x01 /* Invalid D_ID field */
2331 #define RJT_BAD_S_ID 0x02 /* Invalid S_ID field */
2332 #define RJT_UNAVAIL_TEMP 0x03 /* N_Port unavailable temp. */
2333 #define RJT_UNAVAIL_PERM 0x04 /* N_Port unavailable perm. */
2334 #define RJT_UNSUP_CLASS 0x05 /* Class not supported */
2335 #define RJT_DELIM_ERR 0x06 /* Delimiter usage error */
2336 #define RJT_UNSUP_TYPE 0x07 /* Type not supported */
2337 #define RJT_BAD_CONTROL 0x08 /* Invalid link conrtol */
2338 #define RJT_BAD_RCTL 0x09 /* R_CTL invalid */
2339 #define RJT_BAD_FCTL 0x0A /* F_CTL invalid */
2340 #define RJT_BAD_OXID 0x0B /* OX_ID invalid */
2341 #define RJT_BAD_RXID 0x0C /* RX_ID invalid */
2342 #define RJT_BAD_SEQID 0x0D /* SEQ_ID invalid */
2343 #define RJT_BAD_DFCTL 0x0E /* DF_CTL invalid */
2344 #define RJT_BAD_SEQCNT 0x0F /* SEQ_CNT invalid */
2345 #define RJT_BAD_PARM 0x10 /* Param. field invalid */
2346 #define RJT_XCHG_ERR 0x11 /* Exchange error */
2347 #define RJT_PROT_ERR 0x12 /* Protocol error */
2348 #define RJT_BAD_LENGTH 0x13 /* Invalid Length */
2349 #define RJT_UNEXPECTED_ACK 0x14 /* Unexpected ACK */
2350 #define RJT_LOGIN_REQUIRED 0x16 /* Login required */
2351 #define RJT_TOO_MANY_SEQ 0x17 /* Excessive sequences */
2352 #define RJT_XCHG_NOT_STRT 0x18 /* Exchange not started */
2353 #define RJT_UNSUP_SEC_HDR 0x19 /* Security hdr not supported */
2354 #define RJT_UNAVAIL_PATH 0x1A /* Fabric Path not available */
2355 #define RJT_VENDOR_UNIQUE 0xFF /* Vendor unique error */
2357 #define IOERR_SUCCESS 0x00 /* statLocalError */
2358 #define IOERR_MISSING_CONTINUE 0x01
2359 #define IOERR_SEQUENCE_TIMEOUT 0x02
2360 #define IOERR_INTERNAL_ERROR 0x03
2361 #define IOERR_INVALID_RPI 0x04
2362 #define IOERR_NO_XRI 0x05
2363 #define IOERR_ILLEGAL_COMMAND 0x06
2364 #define IOERR_XCHG_DROPPED 0x07
2365 #define IOERR_ILLEGAL_FIELD 0x08
2366 #define IOERR_BAD_CONTINUE 0x09
2367 #define IOERR_TOO_MANY_BUFFERS 0x0A
2368 #define IOERR_RCV_BUFFER_WAITING 0x0B
2369 #define IOERR_NO_CONNECTION 0x0C
2370 #define IOERR_TX_DMA_FAILED 0x0D
2371 #define IOERR_RX_DMA_FAILED 0x0E
2372 #define IOERR_ILLEGAL_FRAME 0x0F
2373 #define IOERR_EXTRA_DATA 0x10
2374 #define IOERR_NO_RESOURCES 0x11
2375 #define IOERR_RESERVED 0x12
2376 #define IOERR_ILLEGAL_LENGTH 0x13
2377 #define IOERR_UNSUPPORTED_FEATURE 0x14
2378 #define IOERR_ABORT_IN_PROGRESS 0x15
2379 #define IOERR_ABORT_REQUESTED 0x16
2380 #define IOERR_RECEIVE_BUFFER_TIMEOUT 0x17
2381 #define IOERR_LOOP_OPEN_FAILURE 0x18
2382 #define IOERR_RING_RESET 0x19
2383 #define IOERR_LINK_DOWN 0x1A
2384 #define IOERR_CORRUPTED_DATA 0x1B
2385 #define IOERR_CORRUPTED_RPI 0x1C
2386 #define IOERR_OUT_OF_ORDER_DATA 0x1D
2387 #define IOERR_OUT_OF_ORDER_ACK 0x1E
2388 #define IOERR_DUP_FRAME 0x1F
2389 #define IOERR_LINK_CONTROL_FRAME 0x20 /* ACK_N received */
2390 #define IOERR_BAD_HOST_ADDRESS 0x21
2391 #define IOERR_RCV_HDRBUF_WAITING 0x22
2392 #define IOERR_MISSING_HDR_BUFFER 0x23
2393 #define IOERR_MSEQ_CHAIN_CORRUPTED 0x24
2394 #define IOERR_ABORTMULT_REQUESTED 0x25
2395 #define IOERR_BUFFER_SHORTAGE 0x28
2396 #define IOERR_DEFAULT 0x29
2397 #define IOERR_CNT 0x2A
2399 #define IOERR_DRVR_MASK 0x100
2400 #define IOERR_SLI_DOWN 0x101 /* ulpStatus - Driver defined */
2401 #define IOERR_SLI_BRESET 0x102
2402 #define IOERR_SLI_ABORTED 0x103
2407 #ifdef __BIG_ENDIAN_BITFIELD
2408 uint8_t Rctl
; /* R_CTL field */
2409 uint8_t Type
; /* TYPE field */
2410 uint8_t Dfctl
; /* DF_CTL field */
2411 uint8_t Fctl
; /* Bits 0-7 of IOCB word 5 */
2412 #else /* __LITTLE_ENDIAN_BITFIELD */
2413 uint8_t Fctl
; /* Bits 0-7 of IOCB word 5 */
2414 uint8_t Dfctl
; /* DF_CTL field */
2415 uint8_t Type
; /* TYPE field */
2416 uint8_t Rctl
; /* R_CTL field */
2419 #define BC 0x02 /* Broadcast Received - Fctl */
2420 #define SI 0x04 /* Sequence Initiative */
2421 #define LA 0x08 /* Ignore Link Attention state */
2422 #define LS 0x80 /* Last Sequence */
2427 /* IOCB Command template for a generic response */
2429 uint32_t reserved
[4];
2433 /* IOCB Command template for XMIT / XMIT_BCAST / RCV_SEQUENCE / XMIT_ELS */
2435 struct ulp_bde xrsqbde
[2];
2436 uint32_t xrsqRo
; /* Starting Relative Offset */
2437 WORD5 w5
; /* Header control/status word */
2440 /* IOCB Command template for ELS_REQUEST */
2442 struct ulp_bde elsReq
;
2443 struct ulp_bde elsRsp
;
2445 #ifdef __BIG_ENDIAN_BITFIELD
2446 uint32_t word4Rsvd
:7;
2449 uint32_t word5Rsvd
:8;
2450 uint32_t remoteID
:24;
2451 #else /* __LITTLE_ENDIAN_BITFIELD */
2454 uint32_t word4Rsvd
:7;
2455 uint32_t remoteID
:24;
2456 uint32_t word5Rsvd
:8;
2460 /* IOCB Command template for RCV_ELS_REQ */
2462 struct ulp_bde elsReq
[2];
2465 #ifdef __BIG_ENDIAN_BITFIELD
2466 uint32_t word5Rsvd
:8;
2467 uint32_t remoteID
:24;
2468 #else /* __LITTLE_ENDIAN_BITFIELD */
2469 uint32_t remoteID
:24;
2470 uint32_t word5Rsvd
:8;
2474 /* IOCB Command template for ABORT / CLOSE_XRI */
2478 #define ABORT_TYPE_ABTX 0x00000000
2479 #define ABORT_TYPE_ABTS 0x00000001
2481 #ifdef __BIG_ENDIAN_BITFIELD
2482 uint16_t abortContextTag
; /* ulpContext from command to abort/close */
2483 uint16_t abortIoTag
; /* ulpIoTag from command to abort/close */
2484 #else /* __LITTLE_ENDIAN_BITFIELD */
2485 uint16_t abortIoTag
; /* ulpIoTag from command to abort/close */
2486 uint16_t abortContextTag
; /* ulpContext from command to abort/close */
2490 /* IOCB Command template for ABORT_MXRI64 */
2498 /* IOCB Command template for GET_RPI */
2502 #ifdef __BIG_ENDIAN_BITFIELD
2503 uint32_t word5Rsvd
:8;
2504 uint32_t remoteID
:24;
2505 #else /* __LITTLE_ENDIAN_BITFIELD */
2506 uint32_t remoteID
:24;
2507 uint32_t word5Rsvd
:8;
2511 /* IOCB Command template for all FCP Initiator commands */
2513 struct ulp_bde fcpi_cmnd
; /* FCP_CMND payload descriptor */
2514 struct ulp_bde fcpi_rsp
; /* Rcv buffer */
2516 uint32_t fcpi_XRdy
; /* transfer ready for IWRITE */
2519 /* IOCB Command template for all FCP Target commands */
2521 struct ulp_bde fcpt_Buffer
[2]; /* FCP_CMND payload descriptor */
2522 uint32_t fcpt_Offset
;
2523 uint32_t fcpt_Length
; /* transfer ready for IWRITE */
2526 /* SLI-2 IOCB structure definitions */
2528 /* IOCB Command template for 64 bit XMIT / XMIT_BCAST / XMIT_ELS */
2531 uint32_t xrsqRo
; /* Starting Relative Offset */
2532 WORD5 w5
; /* Header control/status word */
2535 /* IOCB Command template for 64 bit RCV_SEQUENCE64 */
2537 struct ulp_bde64 rcvBde
;
2539 uint32_t xrsqRo
; /* Starting Relative Offset */
2540 WORD5 w5
; /* Header control/status word */
2543 /* IOCB Command template for ELS_REQUEST64 */
2546 #ifdef __BIG_ENDIAN_BITFIELD
2547 uint32_t word4Rsvd
:7;
2550 uint32_t word5Rsvd
:8;
2551 uint32_t remoteID
:24;
2552 #else /* __LITTLE_ENDIAN_BITFIELD */
2555 uint32_t word4Rsvd
:7;
2556 uint32_t remoteID
:24;
2557 uint32_t word5Rsvd
:8;
2561 /* IOCB Command template for GEN_REQUEST64 */
2564 uint32_t xrsqRo
; /* Starting Relative Offset */
2565 WORD5 w5
; /* Header control/status word */
2568 /* IOCB Command template for RCV_ELS_REQ64 */
2570 struct ulp_bde64 elsReq
;
2574 #ifdef __BIG_ENDIAN_BITFIELD
2575 uint32_t word5Rsvd
:8;
2576 uint32_t remoteID
:24;
2577 #else /* __LITTLE_ENDIAN_BITFIELD */
2578 uint32_t remoteID
:24;
2579 uint32_t word5Rsvd
:8;
2583 /* IOCB Command template for all 64 bit FCP Initiator commands */
2587 uint32_t fcpi_XRdy
; /* transfer ready for IWRITE */
2590 /* IOCB Command template for all 64 bit FCP Target commands */
2593 uint32_t fcpt_Offset
;
2594 uint32_t fcpt_Length
; /* transfer ready for IWRITE */
2597 typedef struct _IOCB
{ /* IOCB structure */
2599 GENERIC_RSP grsp
; /* Generic response */
2600 XR_SEQ_FIELDS xrseq
; /* XMIT / BCAST / RCV_SEQUENCE cmd */
2601 struct ulp_bde cont
[3]; /* up to 3 continuation bdes */
2602 RCV_ELS_REQ rcvels
; /* RCV_ELS_REQ template */
2603 AC_XRI acxri
; /* ABORT / CLOSE_XRI template */
2604 A_MXRI64 amxri
; /* abort multiple xri command overlay */
2605 GET_RPI getrpi
; /* GET_RPI template */
2606 FCPI_FIELDS fcpi
; /* FCP Initiator template */
2607 FCPT_FIELDS fcpt
; /* FCP target template */
2609 /* SLI-2 structures */
2611 struct ulp_bde64 cont64
[2]; /* up to 2 64 bit continuation
2613 ELS_REQUEST64 elsreq64
; /* ELS_REQUEST template */
2614 GEN_REQUEST64 genreq64
; /* GEN_REQUEST template */
2615 RCV_ELS_REQ64 rcvels64
; /* RCV_ELS_REQ template */
2616 XMT_SEQ_FIELDS64 xseq64
; /* XMIT / BCAST cmd */
2617 FCPI_FIELDS64 fcpi64
; /* FCP 64 bit Initiator template */
2618 FCPT_FIELDS64 fcpt64
; /* FCP 64 bit target template */
2620 uint32_t ulpWord
[IOCB_WORD_SZ
- 2]; /* generic 6 'words' */
2624 #ifdef __BIG_ENDIAN_BITFIELD
2625 uint16_t ulpContext
; /* High order bits word 6 */
2626 uint16_t ulpIoTag
; /* Low order bits word 6 */
2627 #else /* __LITTLE_ENDIAN_BITFIELD */
2628 uint16_t ulpIoTag
; /* Low order bits word 6 */
2629 uint16_t ulpContext
; /* High order bits word 6 */
2633 #ifdef __BIG_ENDIAN_BITFIELD
2634 uint16_t ulpContext
; /* High order bits word 6 */
2635 uint16_t ulpIoTag1
:2; /* Low order bits word 6 */
2636 uint16_t ulpIoTag0
:14; /* Low order bits word 6 */
2637 #else /* __LITTLE_ENDIAN_BITFIELD */
2638 uint16_t ulpIoTag0
:14; /* Low order bits word 6 */
2639 uint16_t ulpIoTag1
:2; /* Low order bits word 6 */
2640 uint16_t ulpContext
; /* High order bits word 6 */
2644 #define ulpContext un1.t1.ulpContext
2645 #define ulpIoTag un1.t1.ulpIoTag
2646 #define ulpIoTag0 un1.t2.ulpIoTag0
2648 #ifdef __BIG_ENDIAN_BITFIELD
2649 uint32_t ulpTimeout
:8;
2651 uint32_t ulpFCP2Rcvy
:1;
2654 uint32_t ulpClass
:3;
2655 uint32_t ulpCommand
:8;
2656 uint32_t ulpStatus
:4;
2657 uint32_t ulpBdeCount
:2;
2659 uint32_t ulpOwner
:1; /* Low order bit word 7 */
2660 #else /* __LITTLE_ENDIAN_BITFIELD */
2661 uint32_t ulpOwner
:1; /* Low order bit word 7 */
2663 uint32_t ulpBdeCount
:2;
2664 uint32_t ulpStatus
:4;
2665 uint32_t ulpCommand
:8;
2666 uint32_t ulpClass
:3;
2669 uint32_t ulpFCP2Rcvy
:1;
2671 uint32_t ulpTimeout
:8;
2674 #define PARM_UNUSED 0 /* PU field (Word 4) not used */
2675 #define PARM_REL_OFF 1 /* PU field (Word 4) = R. O. */
2676 #define PARM_READ_CHECK 2 /* PU field (Word 4) = Data Transfer Length */
2677 #define CLASS1 0 /* Class 1 */
2678 #define CLASS2 1 /* Class 2 */
2679 #define CLASS3 2 /* Class 3 */
2680 #define CLASS_FCP_INTERMIX 7 /* FCP Data->Cls 1, all else->Cls 2 */
2682 #define IOSTAT_SUCCESS 0x0 /* ulpStatus - HBA defined */
2683 #define IOSTAT_FCP_RSP_ERROR 0x1
2684 #define IOSTAT_REMOTE_STOP 0x2
2685 #define IOSTAT_LOCAL_REJECT 0x3
2686 #define IOSTAT_NPORT_RJT 0x4
2687 #define IOSTAT_FABRIC_RJT 0x5
2688 #define IOSTAT_NPORT_BSY 0x6
2689 #define IOSTAT_FABRIC_BSY 0x7
2690 #define IOSTAT_INTERMED_RSP 0x8
2691 #define IOSTAT_LS_RJT 0x9
2692 #define IOSTAT_BA_RJT 0xA
2693 #define IOSTAT_RSVD1 0xB
2694 #define IOSTAT_RSVD2 0xC
2695 #define IOSTAT_RSVD3 0xD
2696 #define IOSTAT_RSVD4 0xE
2697 #define IOSTAT_RSVD5 0xF
2698 #define IOSTAT_DRIVER_REJECT 0x10 /* ulpStatus - Driver defined */
2699 #define IOSTAT_DEFAULT 0xF /* Same as rsvd5 for now */
2700 #define IOSTAT_CNT 0x11
2705 #define SLI1_SLIM_SIZE (4 * 1024)
2707 /* Up to 498 IOCBs will fit into 16k
2708 * 256 (MAILBOX_t) + 140 (PCB_t) + ( 32 (IOCB_t) * 498 ) = < 16384
2710 #define SLI2_SLIM_SIZE (16 * 1024)
2712 /* Maximum IOCBs that will fit in SLI2 slim */
2713 #define MAX_SLI2_IOCB 498
2715 struct lpfc_sli2_slim
{
2718 IOCB_t IOCBs
[MAX_SLI2_IOCB
];
2721 /*******************************************************************
2722 This macro check PCI device to allow special handling for LC HBAs.
2725 device : struct pci_dev 's device field
2729 *******************************************************************/
2731 lpfc_is_LC_HBA(unsigned short device
)
2733 if ((device
== PCI_DEVICE_ID_TFLY
) ||
2734 (device
== PCI_DEVICE_ID_PFLY
) ||
2735 (device
== PCI_DEVICE_ID_LP101
) ||
2736 (device
== PCI_DEVICE_ID_BMID
) ||
2737 (device
== PCI_DEVICE_ID_BSMB
) ||
2738 (device
== PCI_DEVICE_ID_ZMID
) ||
2739 (device
== PCI_DEVICE_ID_ZSMB
) ||
2740 (device
== PCI_DEVICE_ID_RFLY
))