2 * sata_sil.c - Silicon Image SATA
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
8 * Copyright 2003-2005 Red Hat, Inc.
9 * Copyright 2003 Benjamin Herrenschmidt
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2, or (at your option)
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
22 * You should have received a copy of the GNU General Public License
23 * along with this program; see the file COPYING. If not, write to
24 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
27 * libata documentation is available via 'make {ps|pdf}docs',
28 * as Documentation/DocBook/libata.*
30 * Documentation for SiI 3112:
31 * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
33 * Other errata and documentation available under NDA.
37 #include <linux/kernel.h>
38 #include <linux/module.h>
39 #include <linux/pci.h>
40 #include <linux/init.h>
41 #include <linux/blkdev.h>
42 #include <linux/delay.h>
43 #include <linux/interrupt.h>
44 #include <linux/device.h>
45 #include <scsi/scsi_host.h>
46 #include <linux/libata.h>
48 #define DRV_NAME "sata_sil"
49 #define DRV_VERSION "0.9"
55 SIL_FLAG_RERR_ON_DMA_ACT
= (1 << 29),
56 SIL_FLAG_MOD15WRITE
= (1 << 30),
57 SIL_DFL_HOST_FLAGS
= ATA_FLAG_SATA
| ATA_FLAG_NO_LEGACY
|
76 SIL_MASK_IDE0_INT
= (1 << 22),
77 SIL_MASK_IDE1_INT
= (1 << 23),
78 SIL_MASK_IDE2_INT
= (1 << 24),
79 SIL_MASK_IDE3_INT
= (1 << 25),
80 SIL_MASK_2PORT
= SIL_MASK_IDE0_INT
| SIL_MASK_IDE1_INT
,
81 SIL_MASK_4PORT
= SIL_MASK_2PORT
|
82 SIL_MASK_IDE2_INT
| SIL_MASK_IDE3_INT
,
85 SIL_INTR_STEERING
= (1 << 1),
90 SIL_QUIRK_MOD15WRITE
= (1 << 0),
91 SIL_QUIRK_UDMA5MAX
= (1 << 1),
94 static int sil_init_one (struct pci_dev
*pdev
, const struct pci_device_id
*ent
);
95 static void sil_dev_config(struct ata_port
*ap
, struct ata_device
*dev
);
96 static u32
sil_scr_read (struct ata_port
*ap
, unsigned int sc_reg
);
97 static void sil_scr_write (struct ata_port
*ap
, unsigned int sc_reg
, u32 val
);
98 static void sil_post_set_mode (struct ata_port
*ap
);
101 static const struct pci_device_id sil_pci_tbl
[] = {
102 { 0x1095, 0x3112, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, sil_3112
},
103 { 0x1095, 0x0240, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, sil_3112
},
104 { 0x1095, 0x3512, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, sil_3512
},
105 { 0x1095, 0x3114, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, sil_3114
},
106 { 0x1002, 0x436e, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, sil_3112
},
107 { 0x1002, 0x4379, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, sil_3112
},
108 { 0x1002, 0x437a, PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, sil_3112
},
109 { } /* terminate list */
113 /* TODO firmware versions should be added - eric */
114 static const struct sil_drivelist
{
115 const char * product
;
117 } sil_blacklist
[] = {
118 { "ST320012AS", SIL_QUIRK_MOD15WRITE
},
119 { "ST330013AS", SIL_QUIRK_MOD15WRITE
},
120 { "ST340017AS", SIL_QUIRK_MOD15WRITE
},
121 { "ST360015AS", SIL_QUIRK_MOD15WRITE
},
122 { "ST380013AS", SIL_QUIRK_MOD15WRITE
},
123 { "ST380023AS", SIL_QUIRK_MOD15WRITE
},
124 { "ST3120023AS", SIL_QUIRK_MOD15WRITE
},
125 { "ST3160023AS", SIL_QUIRK_MOD15WRITE
},
126 { "ST3120026AS", SIL_QUIRK_MOD15WRITE
},
127 { "ST3200822AS", SIL_QUIRK_MOD15WRITE
},
128 { "ST340014ASL", SIL_QUIRK_MOD15WRITE
},
129 { "ST360014ASL", SIL_QUIRK_MOD15WRITE
},
130 { "ST380011ASL", SIL_QUIRK_MOD15WRITE
},
131 { "ST3120022ASL", SIL_QUIRK_MOD15WRITE
},
132 { "ST3160021ASL", SIL_QUIRK_MOD15WRITE
},
133 { "Maxtor 4D060H3", SIL_QUIRK_UDMA5MAX
},
137 static struct pci_driver sil_pci_driver
= {
139 .id_table
= sil_pci_tbl
,
140 .probe
= sil_init_one
,
141 .remove
= ata_pci_remove_one
,
144 static struct scsi_host_template sil_sht
= {
145 .module
= THIS_MODULE
,
147 .ioctl
= ata_scsi_ioctl
,
148 .queuecommand
= ata_scsi_queuecmd
,
149 .can_queue
= ATA_DEF_QUEUE
,
150 .this_id
= ATA_SHT_THIS_ID
,
151 .sg_tablesize
= LIBATA_MAX_PRD
,
152 .cmd_per_lun
= ATA_SHT_CMD_PER_LUN
,
153 .emulated
= ATA_SHT_EMULATED
,
154 .use_clustering
= ATA_SHT_USE_CLUSTERING
,
155 .proc_name
= DRV_NAME
,
156 .dma_boundary
= ATA_DMA_BOUNDARY
,
157 .slave_configure
= ata_scsi_slave_config
,
158 .bios_param
= ata_std_bios_param
,
161 static const struct ata_port_operations sil_ops
= {
162 .port_disable
= ata_port_disable
,
163 .dev_config
= sil_dev_config
,
164 .tf_load
= ata_tf_load
,
165 .tf_read
= ata_tf_read
,
166 .check_status
= ata_check_status
,
167 .exec_command
= ata_exec_command
,
168 .dev_select
= ata_std_dev_select
,
169 .probe_reset
= ata_std_probe_reset
,
170 .post_set_mode
= sil_post_set_mode
,
171 .bmdma_setup
= ata_bmdma_setup
,
172 .bmdma_start
= ata_bmdma_start
,
173 .bmdma_stop
= ata_bmdma_stop
,
174 .bmdma_status
= ata_bmdma_status
,
175 .qc_prep
= ata_qc_prep
,
176 .qc_issue
= ata_qc_issue_prot
,
177 .eng_timeout
= ata_eng_timeout
,
178 .irq_handler
= ata_interrupt
,
179 .irq_clear
= ata_bmdma_irq_clear
,
180 .scr_read
= sil_scr_read
,
181 .scr_write
= sil_scr_write
,
182 .port_start
= ata_port_start
,
183 .port_stop
= ata_port_stop
,
184 .host_stop
= ata_pci_host_stop
,
187 static const struct ata_port_info sil_port_info
[] = {
191 .host_flags
= SIL_DFL_HOST_FLAGS
| SIL_FLAG_MOD15WRITE
,
192 .pio_mask
= 0x1f, /* pio0-4 */
193 .mwdma_mask
= 0x07, /* mwdma0-2 */
194 .udma_mask
= 0x3f, /* udma0-5 */
195 .port_ops
= &sil_ops
,
200 .host_flags
= SIL_DFL_HOST_FLAGS
| SIL_FLAG_RERR_ON_DMA_ACT
,
201 .pio_mask
= 0x1f, /* pio0-4 */
202 .mwdma_mask
= 0x07, /* mwdma0-2 */
203 .udma_mask
= 0x3f, /* udma0-5 */
204 .port_ops
= &sil_ops
,
209 .host_flags
= SIL_DFL_HOST_FLAGS
| SIL_FLAG_RERR_ON_DMA_ACT
,
210 .pio_mask
= 0x1f, /* pio0-4 */
211 .mwdma_mask
= 0x07, /* mwdma0-2 */
212 .udma_mask
= 0x3f, /* udma0-5 */
213 .port_ops
= &sil_ops
,
217 /* per-port register offsets */
218 /* TODO: we can probably calculate rather than use a table */
219 static const struct {
220 unsigned long tf
; /* ATA taskfile register block */
221 unsigned long ctl
; /* ATA control/altstatus register block */
222 unsigned long bmdma
; /* DMA register block */
223 unsigned long fifo_cfg
; /* FIFO Valid Byte Count and Control */
224 unsigned long scr
; /* SATA control register block */
225 unsigned long sien
; /* SATA Interrupt Enable register */
226 unsigned long xfer_mode
;/* data transfer mode register */
227 unsigned long sfis_cfg
; /* SATA FIS reception config register */
230 { 0x80, 0x8A, 0x00, 0x40, 0x100, 0x148, 0xb4, 0x14c },
231 { 0xC0, 0xCA, 0x08, 0x44, 0x180, 0x1c8, 0xf4, 0x1cc },
232 { 0x280, 0x28A, 0x200, 0x240, 0x300, 0x348, 0x2b4, 0x34c },
233 { 0x2C0, 0x2CA, 0x208, 0x244, 0x380, 0x3c8, 0x2f4, 0x3cc },
237 MODULE_AUTHOR("Jeff Garzik");
238 MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
239 MODULE_LICENSE("GPL");
240 MODULE_DEVICE_TABLE(pci
, sil_pci_tbl
);
241 MODULE_VERSION(DRV_VERSION
);
243 static int slow_down
= 0;
244 module_param(slow_down
, int, 0444);
245 MODULE_PARM_DESC(slow_down
, "Sledgehammer used to work around random problems, by limiting commands to 15 sectors (0=off, 1=on)");
248 static unsigned char sil_get_device_cache_line(struct pci_dev
*pdev
)
251 pci_read_config_byte(pdev
, PCI_CACHE_LINE_SIZE
, &cache_line
);
255 static void sil_post_set_mode (struct ata_port
*ap
)
257 struct ata_host_set
*host_set
= ap
->host_set
;
258 struct ata_device
*dev
;
260 host_set
->mmio_base
+ sil_port
[ap
->port_no
].xfer_mode
;
261 u32 tmp
, dev_mode
[2];
264 for (i
= 0; i
< 2; i
++) {
265 dev
= &ap
->device
[i
];
266 if (!ata_dev_present(dev
))
267 dev_mode
[i
] = 0; /* PIO0/1/2 */
268 else if (dev
->flags
& ATA_DFLAG_PIO
)
269 dev_mode
[i
] = 1; /* PIO3/4 */
271 dev_mode
[i
] = 3; /* UDMA */
272 /* value 2 indicates MDMA */
276 tmp
&= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
278 tmp
|= (dev_mode
[1] << 4);
280 readl(addr
); /* flush */
283 static inline unsigned long sil_scr_addr(struct ata_port
*ap
, unsigned int sc_reg
)
285 unsigned long offset
= ap
->ioaddr
.scr_addr
;
302 static u32
sil_scr_read (struct ata_port
*ap
, unsigned int sc_reg
)
304 void __iomem
*mmio
= (void __iomem
*) sil_scr_addr(ap
, sc_reg
);
310 static void sil_scr_write (struct ata_port
*ap
, unsigned int sc_reg
, u32 val
)
312 void *mmio
= (void __iomem
*) sil_scr_addr(ap
, sc_reg
);
318 * sil_dev_config - Apply device/host-specific errata fixups
319 * @ap: Port containing device to be examined
320 * @dev: Device to be examined
322 * After the IDENTIFY [PACKET] DEVICE step is complete, and a
323 * device is known to be present, this function is called.
324 * We apply two errata fixups which are specific to Silicon Image,
325 * a Seagate and a Maxtor fixup.
327 * For certain Seagate devices, we must limit the maximum sectors
330 * For certain Maxtor devices, we must not program the drive
333 * Both fixups are unfairly pessimistic. As soon as I get more
334 * information on these errata, I will create a more exhaustive
335 * list, and apply the fixups to only the specific
336 * devices/hosts/firmwares that need it.
338 * 20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
339 * The Maxtor quirk is in the blacklist, but I'm keeping the original
340 * pessimistic fix for the following reasons...
341 * - There seems to be less info on it, only one device gleaned off the
342 * Windows driver, maybe only one is affected. More info would be greatly
344 * - But then again UDMA5 is hardly anything to complain about
346 static void sil_dev_config(struct ata_port
*ap
, struct ata_device
*dev
)
348 unsigned int n
, quirks
= 0;
349 unsigned char model_num
[41];
351 ata_id_c_string(dev
->id
, model_num
, ATA_ID_PROD_OFS
, sizeof(model_num
));
353 for (n
= 0; sil_blacklist
[n
].product
; n
++)
354 if (!strcmp(sil_blacklist
[n
].product
, model_num
)) {
355 quirks
= sil_blacklist
[n
].quirk
;
359 /* limit requests to 15 sectors */
361 ((ap
->flags
& SIL_FLAG_MOD15WRITE
) &&
362 (quirks
& SIL_QUIRK_MOD15WRITE
))) {
363 printk(KERN_INFO
"ata%u(%u): applying Seagate errata fix (mod15write workaround)\n",
365 dev
->max_sectors
= 15;
370 if (quirks
& SIL_QUIRK_UDMA5MAX
) {
371 printk(KERN_INFO
"ata%u(%u): applying Maxtor errata fix %s\n",
372 ap
->id
, dev
->devno
, model_num
);
373 dev
->udma_mask
&= ATA_UDMA5
;
378 static int sil_init_one (struct pci_dev
*pdev
, const struct pci_device_id
*ent
)
380 static int printed_version
;
381 struct ata_probe_ent
*probe_ent
= NULL
;
383 void __iomem
*mmio_base
;
386 int pci_dev_busy
= 0;
390 if (!printed_version
++)
391 dev_printk(KERN_DEBUG
, &pdev
->dev
, "version " DRV_VERSION
"\n");
394 * If this driver happens to only be useful on Apple's K2, then
395 * we should check that here as it has a normal Serverworks ID
397 rc
= pci_enable_device(pdev
);
401 rc
= pci_request_regions(pdev
, DRV_NAME
);
407 rc
= pci_set_dma_mask(pdev
, ATA_DMA_MASK
);
409 goto err_out_regions
;
410 rc
= pci_set_consistent_dma_mask(pdev
, ATA_DMA_MASK
);
412 goto err_out_regions
;
414 probe_ent
= kzalloc(sizeof(*probe_ent
), GFP_KERNEL
);
415 if (probe_ent
== NULL
) {
417 goto err_out_regions
;
420 INIT_LIST_HEAD(&probe_ent
->node
);
421 probe_ent
->dev
= pci_dev_to_dev(pdev
);
422 probe_ent
->port_ops
= sil_port_info
[ent
->driver_data
].port_ops
;
423 probe_ent
->sht
= sil_port_info
[ent
->driver_data
].sht
;
424 probe_ent
->n_ports
= (ent
->driver_data
== sil_3114
) ? 4 : 2;
425 probe_ent
->pio_mask
= sil_port_info
[ent
->driver_data
].pio_mask
;
426 probe_ent
->mwdma_mask
= sil_port_info
[ent
->driver_data
].mwdma_mask
;
427 probe_ent
->udma_mask
= sil_port_info
[ent
->driver_data
].udma_mask
;
428 probe_ent
->irq
= pdev
->irq
;
429 probe_ent
->irq_flags
= SA_SHIRQ
;
430 probe_ent
->host_flags
= sil_port_info
[ent
->driver_data
].host_flags
;
432 mmio_base
= pci_iomap(pdev
, 5, 0);
433 if (mmio_base
== NULL
) {
435 goto err_out_free_ent
;
438 probe_ent
->mmio_base
= mmio_base
;
440 base
= (unsigned long) mmio_base
;
442 for (i
= 0; i
< probe_ent
->n_ports
; i
++) {
443 probe_ent
->port
[i
].cmd_addr
= base
+ sil_port
[i
].tf
;
444 probe_ent
->port
[i
].altstatus_addr
=
445 probe_ent
->port
[i
].ctl_addr
= base
+ sil_port
[i
].ctl
;
446 probe_ent
->port
[i
].bmdma_addr
= base
+ sil_port
[i
].bmdma
;
447 probe_ent
->port
[i
].scr_addr
= base
+ sil_port
[i
].scr
;
448 ata_std_ports(&probe_ent
->port
[i
]);
451 /* Initialize FIFO PCI bus arbitration */
452 cls
= sil_get_device_cache_line(pdev
);
455 cls
++; /* cls = (line_size/8)+1 */
456 for (i
= 0; i
< probe_ent
->n_ports
; i
++)
457 writew(cls
<< 8 | cls
,
458 mmio_base
+ sil_port
[i
].fifo_cfg
);
460 dev_printk(KERN_WARNING
, &pdev
->dev
,
461 "cache line size not set. Driver may not function\n");
463 /* Apply R_ERR on DMA activate FIS errata workaround */
464 if (probe_ent
->host_flags
& SIL_FLAG_RERR_ON_DMA_ACT
) {
467 for (i
= 0, cnt
= 0; i
< probe_ent
->n_ports
; i
++) {
468 tmp
= readl(mmio_base
+ sil_port
[i
].sfis_cfg
);
469 if ((tmp
& 0x3) != 0x01)
472 dev_printk(KERN_INFO
, &pdev
->dev
,
473 "Applying R_ERR on DMA activate "
475 writel(tmp
& ~0x3, mmio_base
+ sil_port
[i
].sfis_cfg
);
480 if (ent
->driver_data
== sil_3114
) {
481 irq_mask
= SIL_MASK_4PORT
;
483 /* flip the magic "make 4 ports work" bit */
484 tmp
= readl(mmio_base
+ sil_port
[2].bmdma
);
485 if ((tmp
& SIL_INTR_STEERING
) == 0)
486 writel(tmp
| SIL_INTR_STEERING
,
487 mmio_base
+ sil_port
[2].bmdma
);
490 irq_mask
= SIL_MASK_2PORT
;
493 /* make sure IDE0/1/2/3 interrupts are not masked */
494 tmp
= readl(mmio_base
+ SIL_SYSCFG
);
495 if (tmp
& irq_mask
) {
497 writel(tmp
, mmio_base
+ SIL_SYSCFG
);
498 readl(mmio_base
+ SIL_SYSCFG
); /* flush */
501 /* mask all SATA phy-related interrupts */
502 /* TODO: unmask bit 6 (SError N bit) for hotplug */
503 for (i
= 0; i
< probe_ent
->n_ports
; i
++)
504 writel(0, mmio_base
+ sil_port
[i
].sien
);
506 pci_set_master(pdev
);
508 /* FIXME: check ata_device_add return value */
509 ata_device_add(probe_ent
);
517 pci_release_regions(pdev
);
520 pci_disable_device(pdev
);
524 static int __init
sil_init(void)
526 return pci_module_init(&sil_pci_driver
);
529 static void __exit
sil_exit(void)
531 pci_unregister_driver(&sil_pci_driver
);
535 module_init(sil_init
);
536 module_exit(sil_exit
);