1 NVIDIA Tegra114 SPI controller.
4 - compatible : For Tegra114, must contain "nvidia,tegra114-spi".
5 Otherwise, must contain '"nvidia,<chip>-spi", "nvidia,tegra114-spi"' where
6 <chip> is tegra124, tegra132, or tegra210.
7 - reg: Should contain SPI registers location and length.
8 - interrupts: Should contain SPI interrupts.
9 - clock-names : Must include the following entries:
11 - resets : Must contain an entry for each entry in reset-names.
12 See ../reset/reset.txt for details.
13 - reset-names : Must include the following entries:
15 - dmas : Must contain an entry for each entry in clock-names.
16 See ../dma/dma.txt for details.
17 - dma-names : Must include the following entries:
20 - clocks : Must contain an entry for each entry in clock-names.
21 See ../clocks/clock-bindings.txt for details.
23 Recommended properties:
24 - spi-max-frequency: Definition as per
25 Documentation/devicetree/bindings/spi/spi-bus.txt
27 - nvidia,tx-clk-tap-delay: Delays the clock going out to the external device
28 with this tap value. This property is used to tune the outgoing data from
29 Tegra SPI master with respect to outgoing Tegra SPI master clock.
30 Tap values vary based on the platform design trace lengths from Tegra SPI
31 to corresponding slave devices. Valid tap values are from 0 thru 63.
32 - nvidia,rx-clk-tap-delay: Delays the clock coming in from the external device
33 with this tap value. This property is used to adjust the Tegra SPI master
34 clock with respect to the data from the SPI slave device.
35 Tap values vary based on the platform design trace lengths from Tegra SPI
36 to corresponding slave devices. Valid tap values are from 0 thru 63.
41 compatible = "nvidia,tegra114-spi";
42 reg = <0x7000d600 0x200>;
43 interrupts = <0 82 0x04>;
44 spi-max-frequency = <25000000>;
47 clocks = <&tegra_car 44>;
49 resets = <&tegra_car 44>;
51 dmas = <&apbdma 16>, <&apbdma 16>;
52 dma-names = "rx", "tx";
53 <spi-client>@<bus_num> {
56 nvidia,rx-clk-tap-delay = <0>;
57 nvidia,tx-clk-tap-delay = <16>;