1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright (C) 2016-2014 Synopsys, Inc. (www.synopsys.com)
7 /include/ "skeleton_hs_idu.dtsi"
10 model = "snps,zebu_hs-smp";
11 compatible = "snps,zebu_hs";
14 interrupt-parent = <&core_intc>;
17 device_type = "memory";
18 reg = <0x80000000 0x20000000>; /* 512 */
22 bootargs = "earlycon=uart8250,mmio32,0xf0000000,115200n8 console=ttyS0,115200n8 debug print-fatal-signals=1";
30 compatible = "simple-bus";
34 /* child and parent address space 1:1 mapped */
39 compatible = "fixed-clock";
40 clock-frequency = <50000000>; /* 50 MHZ */
43 core_intc: interrupt-controller {
44 compatible = "snps,archs-intc";
46 #interrupt-cells = <1>;
49 idu_intc: idu-interrupt-controller {
50 compatible = "snps,archs-idu-intc";
52 interrupt-parent = <&core_intc>;
53 #interrupt-cells = <1>;
56 uart0: serial@f0000000 {
57 compatible = "ns16550a";
58 reg = <0xf0000000 0x2000>;
59 interrupt-parent = <&idu_intc>;
61 clock-frequency = <50000000>;
65 no-loopback-test = <1>;
69 compatible = "snps,archs-pct";
70 #interrupt-cells = <1>;