1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright (C) 2013 Newflow Ltd - http://www.newflow.co.uk/
10 model = "Newflow AM335x NanoBone";
11 compatible = "ti,am33xx";
15 cpu0-supply = <&dcdc2_reg>;
20 device_type = "memory";
21 reg = <0x80000000 0x10000000>; /* 256 MB */
25 compatible = "gpio-leds";
28 label = "nanobone:green:usr1";
30 default-state = "off";
36 pinctrl-names = "default";
37 pinctrl-0 = <&misc_pins>;
39 misc_pins: misc_pins {
40 pinctrl-single,pins = <
41 AM33XX_PADCONF(AM335X_PIN_SPI0_CS0, PIN_OUTPUT, MUX_MODE7) /* spi0_cs0.gpio0_5 */
45 gpmc_pins: gpmc_pins {
46 pinctrl-single,pins = <
47 AM33XX_PADCONF(AM335X_PIN_GPMC_AD0, PIN_INPUT_PULLUP, MUX_MODE0)
48 AM33XX_PADCONF(AM335X_PIN_GPMC_AD1, PIN_INPUT_PULLUP, MUX_MODE0)
49 AM33XX_PADCONF(AM335X_PIN_GPMC_AD2, PIN_INPUT_PULLUP, MUX_MODE0)
50 AM33XX_PADCONF(AM335X_PIN_GPMC_AD3, PIN_INPUT_PULLUP, MUX_MODE0)
51 AM33XX_PADCONF(AM335X_PIN_GPMC_AD4, PIN_INPUT_PULLUP, MUX_MODE0)
52 AM33XX_PADCONF(AM335X_PIN_GPMC_AD5, PIN_INPUT_PULLUP, MUX_MODE0)
53 AM33XX_PADCONF(AM335X_PIN_GPMC_AD6, PIN_INPUT_PULLUP, MUX_MODE0)
54 AM33XX_PADCONF(AM335X_PIN_GPMC_AD7, PIN_INPUT_PULLUP, MUX_MODE0)
55 AM33XX_PADCONF(AM335X_PIN_GPMC_AD8, PIN_INPUT_PULLUP, MUX_MODE0)
56 AM33XX_PADCONF(AM335X_PIN_GPMC_AD9, PIN_INPUT_PULLUP, MUX_MODE0)
57 AM33XX_PADCONF(AM335X_PIN_GPMC_AD10, PIN_INPUT_PULLUP, MUX_MODE0)
58 AM33XX_PADCONF(AM335X_PIN_GPMC_AD11, PIN_INPUT_PULLUP, MUX_MODE0)
59 AM33XX_PADCONF(AM335X_PIN_GPMC_AD12, PIN_INPUT_PULLUP, MUX_MODE0)
60 AM33XX_PADCONF(AM335X_PIN_GPMC_AD13, PIN_INPUT_PULLUP, MUX_MODE0)
61 AM33XX_PADCONF(AM335X_PIN_GPMC_AD14, PIN_INPUT_PULLUP, MUX_MODE0)
62 AM33XX_PADCONF(AM335X_PIN_GPMC_AD15, PIN_INPUT_PULLUP, MUX_MODE0)
64 AM33XX_PADCONF(AM335X_PIN_GPMC_WAIT0, PIN_INPUT_PULLUP, MUX_MODE0)
65 AM33XX_PADCONF(AM335X_PIN_GPMC_CSN0, PIN_OUTPUT, MUX_MODE0)
66 AM33XX_PADCONF(AM335X_PIN_GPMC_CSN1, PIN_OUTPUT, MUX_MODE0)
67 AM33XX_PADCONF(AM335X_PIN_GPMC_CSN2, PIN_OUTPUT, MUX_MODE0)
68 AM33XX_PADCONF(AM335X_PIN_GPMC_CSN3, PIN_OUTPUT, MUX_MODE0)
70 AM33XX_PADCONF(AM335X_PIN_GPMC_ADVN_ALE, PIN_OUTPUT, MUX_MODE0)
71 AM33XX_PADCONF(AM335X_PIN_GPMC_OEN_REN, PIN_OUTPUT, MUX_MODE0)
72 AM33XX_PADCONF(AM335X_PIN_GPMC_WEN, PIN_OUTPUT, MUX_MODE0)
73 AM33XX_PADCONF(AM335X_PIN_GPMC_BEN0_CLE, PIN_OUTPUT, MUX_MODE0)
75 AM33XX_PADCONF(AM335X_PIN_LCD_DATA1, PIN_OUTPUT, MUX_MODE1) /* lcd_data1.gpmc_a1 */
76 AM33XX_PADCONF(AM335X_PIN_LCD_DATA2, PIN_OUTPUT, MUX_MODE1) /* lcd_data2.gpmc_a2 */
77 AM33XX_PADCONF(AM335X_PIN_LCD_DATA3, PIN_OUTPUT, MUX_MODE1) /* lcd_data3.gpmc_a3 */
78 AM33XX_PADCONF(AM335X_PIN_LCD_DATA4, PIN_OUTPUT, MUX_MODE1) /* lcd_data4.gpmc_a4 */
79 AM33XX_PADCONF(AM335X_PIN_LCD_DATA5, PIN_OUTPUT, MUX_MODE1) /* lcd_data5.gpmc_a5 */
80 AM33XX_PADCONF(AM335X_PIN_LCD_DATA6, PIN_OUTPUT, MUX_MODE1) /* lcd_data6.gpmc_a6 */
81 AM33XX_PADCONF(AM335X_PIN_LCD_DATA7, PIN_OUTPUT, MUX_MODE1) /* lcd_data7.gpmc_a7 */
83 AM33XX_PADCONF(AM335X_PIN_LCD_VSYNC, PIN_OUTPUT, MUX_MODE1) /* lcd_vsync.gpmc_a8 */
84 AM33XX_PADCONF(AM335X_PIN_LCD_HSYNC, PIN_OUTPUT, MUX_MODE1) /* lcd_hsync.gpmc_a9 */
85 AM33XX_PADCONF(AM335X_PIN_LCD_PCLK, PIN_OUTPUT, MUX_MODE1) /* lcd_pclk.gpmc_a10 */
89 i2c0_pins: i2c0_pins {
90 pinctrl-single,pins = <
91 AM33XX_PADCONF(AM335X_PIN_I2C0_SDA, PIN_INPUT_PULLDOWN, MUX_MODE0)
92 AM33XX_PADCONF(AM335X_PIN_I2C0_SCL, PIN_INPUT_PULLDOWN, MUX_MODE0)
96 uart0_pins: uart0_pins {
97 pinctrl-single,pins = <
98 AM33XX_PADCONF(AM335X_PIN_UART0_RXD, PIN_INPUT_PULLUP, MUX_MODE0)
99 AM33XX_PADCONF(AM335X_PIN_UART0_TXD, PIN_OUTPUT, MUX_MODE0)
103 uart1_pins: uart1_pins {
104 pinctrl-single,pins = <
105 AM33XX_PADCONF(AM335X_PIN_UART1_CTSN, PIN_OUTPUT, MUX_MODE7)
106 AM33XX_PADCONF(AM335X_PIN_UART1_RTSN, PIN_OUTPUT, MUX_MODE7)
107 AM33XX_PADCONF(AM335X_PIN_UART1_RXD, PIN_INPUT_PULLUP, MUX_MODE0)
108 AM33XX_PADCONF(AM335X_PIN_UART1_TXD, PIN_OUTPUT, MUX_MODE0)
112 uart2_pins: uart2_pins {
113 pinctrl-single,pins = <
114 AM33XX_PADCONF(AM335X_PIN_LCD_DATA8, PIN_INPUT_PULLUP, MUX_MODE7) /* lcd_data8.gpio2[14] */
115 AM33XX_PADCONF(AM335X_PIN_LCD_DATA9, PIN_OUTPUT, MUX_MODE7) /* lcd_data9.gpio2[15] */
116 AM33XX_PADCONF(AM335X_PIN_SPI0_SCLK, PIN_INPUT, MUX_MODE1) /* spi0_sclk.uart2_rxd */
117 AM33XX_PADCONF(AM335X_PIN_SPI0_D0, PIN_OUTPUT, MUX_MODE1) /* spi0_d0.uart2_txd */
121 uart3_pins: uart3_pins {
122 pinctrl-single,pins = <
123 AM33XX_PADCONF(AM335X_PIN_LCD_DATA10, PIN_INPUT_PULLUP, MUX_MODE6) /* lcd_data10.uart3_ctsn */
124 AM33XX_PADCONF(AM335X_PIN_LCD_DATA11, PIN_OUTPUT, MUX_MODE6) /* lcd_data11.uart3_rtsn */
125 AM33XX_PADCONF(AM335X_PIN_SPI0_CS1, PIN_INPUT, MUX_MODE1) /* spi0_cs1.uart3_rxd */
126 AM33XX_PADCONF(AM335X_PIN_ECAP0_IN_PWM0_OUT, PIN_OUTPUT, MUX_MODE1) /* ecap0_in_pwm0_out.uart3_txd */
130 uart4_pins: uart4_pins {
131 pinctrl-single,pins = <
132 AM33XX_PADCONF(AM335X_PIN_LCD_DATA12, PIN_INPUT_PULLUP, MUX_MODE6) /* lcd_data12.uart4_ctsn */
133 AM33XX_PADCONF(AM335X_PIN_LCD_DATA13, PIN_OUTPUT, MUX_MODE6) /* lcd_data13.uart4_rtsn */
134 AM33XX_PADCONF(AM335X_PIN_UART0_CTSN, PIN_INPUT, MUX_MODE1) /* uart0_ctsn.uart4_rxd */
135 AM33XX_PADCONF(AM335X_PIN_UART0_RTSN, PIN_OUTPUT, MUX_MODE1) /* uart0_rtsn.uart4_txd */
139 uart5_pins: uart5_pins {
140 pinctrl-single,pins = <
141 AM33XX_PADCONF(AM335X_PIN_LCD_DATA14, PIN_INPUT, MUX_MODE4) /* lcd_data14.uart5_rxd */
142 AM33XX_PADCONF(AM335X_PIN_RMII1_REF_CLK, PIN_OUTPUT, MUX_MODE3) /* rmiii1_refclk.uart5_txd */
146 mmc1_pins: mmc1_pins {
147 pinctrl-single,pins = <
148 AM33XX_PADCONF(AM335X_PIN_MMC0_DAT3, PIN_INPUT_PULLUP, MUX_MODE0)
149 AM33XX_PADCONF(AM335X_PIN_MMC0_DAT2, PIN_INPUT_PULLUP, MUX_MODE0)
150 AM33XX_PADCONF(AM335X_PIN_MMC0_DAT1, PIN_INPUT_PULLUP, MUX_MODE0)
151 AM33XX_PADCONF(AM335X_PIN_MMC0_DAT0, PIN_INPUT_PULLUP, MUX_MODE0)
152 AM33XX_PADCONF(AM335X_PIN_MMC0_CLK, PIN_INPUT_PULLUP, MUX_MODE0) /* mmc0_clk.mmc0_clk */
153 AM33XX_PADCONF(AM335X_PIN_MMC0_CMD, PIN_INPUT_PULLUP, MUX_MODE0) /* mmc0_cmd.mmc0_cmd */
154 AM33XX_PADCONF(AM335X_PIN_EMU1, PIN_INPUT_PULLUP, MUX_MODE7) /* emu1.gpio3[8] */
155 AM33XX_PADCONF(AM335X_PIN_MCASP0_ACLKR, PIN_INPUT_PULLUP, MUX_MODE7) /* mcasp0_aclkr.gpio3[18] */
161 pinctrl-names = "default";
162 pinctrl-0 = <&uart0_pins>;
167 pinctrl-names = "default";
168 pinctrl-0 = <&uart1_pins>;
170 rts-gpio = <&gpio0 13 GPIO_ACTIVE_HIGH>;
171 rs485-rts-active-high;
173 rs485-rts-delay = <1 1>;
174 linux,rs485-enabled-at-boot-time;
178 pinctrl-names = "default";
179 pinctrl-0 = <&uart2_pins>;
181 rts-gpio = <&gpio2 15 GPIO_ACTIVE_HIGH>;
182 rs485-rts-active-high;
183 rs485-rts-delay = <1 1>;
184 linux,rs485-enabled-at-boot-time;
188 pinctrl-names = "default";
189 pinctrl-0 = <&uart3_pins>;
194 pinctrl-names = "default";
195 pinctrl-0 = <&uart4_pins>;
200 pinctrl-names = "default";
201 pinctrl-0 = <&uart5_pins>;
207 pinctrl-names = "default";
208 clock-frequency = <400000>;
209 pinctrl-names = "default";
210 pinctrl-0 = <&i2c0_pins>;
213 compatible = "microchip,mcp23017";
224 compatible = "microchip,24c02", "atmel,24c02";
230 compatible = "dallas,ds1307";
240 compatible = "ti,am3352-gpmc";
242 gpmc,num-waitpins = <2>;
243 pinctrl-names = "default";
244 pinctrl-0 = <&gpmc_pins>;
246 #address-cells = <2>;
248 ranges = <0 0 0x08000000 0x08000000>, /* CS0: NOR 128M */
249 <1 0 0x1c000000 0x01000000>; /* CS1: FRAM 16M */
252 reg = <0 0x00000000 0x08000000>;
253 compatible = "cfi-flash";
254 linux,mtd-name = "spansion,s29gl010p11t";
257 gpmc,mux-add-data = <2>;
259 gpmc,sync-clk-ps = <0>;
261 gpmc,cs-rd-off-ns = <160>;
262 gpmc,cs-wr-off-ns = <160>;
263 gpmc,adv-on-ns = <10>;
264 gpmc,adv-rd-off-ns = <30>;
265 gpmc,adv-wr-off-ns = <30>;
266 gpmc,oe-on-ns = <40>;
267 gpmc,oe-off-ns = <160>;
268 gpmc,we-on-ns = <40>;
269 gpmc,we-off-ns = <160>;
270 gpmc,rd-cycle-ns = <160>;
271 gpmc,wr-cycle-ns = <160>;
272 gpmc,access-ns = <150>;
273 gpmc,page-burst-access-ns = <10>;
274 gpmc,cycle2cycle-samecsen;
275 gpmc,cycle2cycle-delay-ns = <20>;
276 gpmc,wr-data-mux-bus-ns = <70>;
277 gpmc,wr-access-ns = <80>;
279 #address-cells = <1>;
285 +------------+-->0x00000000-> U-Boot start
287 | |-->0x000BFFFF-> U-Boot end
288 | |-->0x000C0000-> ENV1 start
290 | |-->0x000DFFFF-> ENV1 end
291 | |-->0x000E0000-> ENV2 start
293 | |-->0x000FFFFF-> ENV2 end
294 | |-->0x00100000-> Kernel start
296 | |-->0x004FFFFF-> Kernel end
297 | |-->0x00500000-> File system start
299 | |-->0x01FFFFFF-> File system end
300 | |-->0x02000000-> User data start
302 | |-->0x03FFFFFF-> User data end
303 | |-->0x04000000-> Data storage start
305 +------------+-->0x08000000-> NOR end (Free end)
309 reg = <0x00000000 0x000c0000>; /* 768KB */
314 reg = <0x000c0000 0x00020000>; /* 128KB */
319 reg = <0x000e0000 0x00020000>; /* 128KB */
324 reg = <0x00100000 0x00400000>; /* 4MB */
329 reg = <0x00500000 0x01b00000>; /* 27MB */
334 reg = <0x02000000 0x02000000>; /* 32MB */
339 reg = <0x04000000 0x04000000>; /* 64MB */
344 reg = <1 0x00000000 0x01000000>;
347 gpmc,mux-add-data = <2>;
349 gpmc,sync-clk-ps = <0>;
351 gpmc,cs-rd-off-ns = <160>;
352 gpmc,cs-wr-off-ns = <160>;
353 gpmc,adv-on-ns = <10>;
354 gpmc,adv-rd-off-ns = <20>;
355 gpmc,adv-wr-off-ns = <20>;
356 gpmc,oe-on-ns = <30>;
357 gpmc,oe-off-ns = <150>;
358 gpmc,we-on-ns = <30>;
359 gpmc,we-off-ns = <150>;
360 gpmc,rd-cycle-ns = <160>;
361 gpmc,wr-cycle-ns = <160>;
362 gpmc,access-ns = <130>;
363 gpmc,page-burst-access-ns = <10>;
364 gpmc,cycle2cycle-samecsen;
365 gpmc,cycle2cycle-diffcsen;
366 gpmc,cycle2cycle-delay-ns = <10>;
367 gpmc,wr-data-mux-bus-ns = <30>;
368 gpmc,wr-access-ns = <0>;
380 ethphy0: ethernet-phy@0 {
384 ethphy1: ethernet-phy@1 {
390 phy-handle = <ðphy0>;
392 dual_emac_res_vlan = <1>;
396 phy-handle = <ðphy1>;
398 dual_emac_res_vlan = <2>;
403 vmmc-supply = <&ldo4_reg>;
404 pinctrl-names = "default";
405 pinctrl-0 = <&mmc1_pins>;
407 cd-gpios = <&gpio3 8 0>;
408 wp-gpios = <&gpio3 18 0>;
411 #include "tps65217.dtsi"
415 dcdc1_reg: regulator@0 {
416 /* +1.5V voltage with ±4% tolerance */
417 regulator-min-microvolt = <1450000>;
418 regulator-max-microvolt = <1550000>;
423 dcdc2_reg: regulator@1 {
424 /* VDD_MPU voltage limits 0.95V - 1.1V with ±4% tolerance */
425 regulator-name = "vdd_mpu";
426 regulator-min-microvolt = <915000>;
427 regulator-max-microvolt = <1140000>;
432 dcdc3_reg: regulator@2 {
433 /* VDD_CORE voltage limits 0.95V - 1.1V with ±4% tolerance */
434 regulator-name = "vdd_core";
435 regulator-min-microvolt = <915000>;
436 regulator-max-microvolt = <1140000>;
441 ldo1_reg: regulator@3 {
442 /* +1.8V voltage with ±4% tolerance */
443 regulator-min-microvolt = <1750000>;
444 regulator-max-microvolt = <1870000>;
449 ldo2_reg: regulator@4 {
450 /* +3.3V voltage with ±4% tolerance */
451 regulator-min-microvolt = <3175000>;
452 regulator-max-microvolt = <3430000>;
457 ldo3_reg: regulator@5 {
458 /* +1.8V voltage with ±4% tolerance */
459 regulator-min-microvolt = <1750000>;
460 regulator-max-microvolt = <1870000>;
465 ldo4_reg: regulator@6 {
466 /* +3.3V voltage with ±4% tolerance */
467 regulator-min-microvolt = <3175000>;
468 regulator-max-microvolt = <3430000>;