1 // SPDX-License-Identifier: GPL-2.0
3 * Hardkernel Odroid XU3/XU3-Lite/XU4/HC1 boards core device tree source
5 * Copyright (c) 2017 Marek Szyprowski
6 * Copyright (c) 2013-2017 Samsung Electronics Co., Ltd.
7 * http://www.samsung.com
10 #include <dt-bindings/clock/samsung,s2mps11.h>
11 #include <dt-bindings/interrupt-controller/irq.h>
12 #include <dt-bindings/gpio/gpio.h>
13 #include "exynos5800.dtsi"
14 #include "exynos5422-cpus.dtsi"
18 device_type = "memory";
19 reg = <0x40000000 0x7EA00000>;
23 stdout-path = "serial2:115200n8";
27 compatible = "samsung,secure-firmware";
28 reg = <0x02073000 0x1000>;
33 compatible = "samsung,exynos5420-oscclk";
34 clock-frequency = <24000000>;
38 bus_wcore_opp_table: opp-table2 {
39 compatible = "operating-points-v2";
41 /* derived from 532MHz MPLL */
43 opp-hz = /bits/ 64 <88700000>;
44 opp-microvolt = <925000 925000 1400000>;
47 opp-hz = /bits/ 64 <133000000>;
48 opp-microvolt = <950000 950000 1400000>;
51 opp-hz = /bits/ 64 <177400000>;
52 opp-microvolt = <950000 950000 1400000>;
55 opp-hz = /bits/ 64 <266000000>;
56 opp-microvolt = <950000 950000 1400000>;
59 opp-hz = /bits/ 64 <532000000>;
60 opp-microvolt = <1000000 1000000 1400000>;
64 bus_noc_opp_table: opp-table3 {
65 compatible = "operating-points-v2";
67 /* derived from 666MHz CPLL */
69 opp-hz = /bits/ 64 <66600000>;
72 opp-hz = /bits/ 64 <74000000>;
75 opp-hz = /bits/ 64 <83250000>;
78 opp-hz = /bits/ 64 <111000000>;
82 bus_fsys_apb_opp_table: opp-table4 {
83 compatible = "operating-points-v2";
85 /* derived from 666MHz CPLL */
87 opp-hz = /bits/ 64 <111000000>;
90 opp-hz = /bits/ 64 <222000000>;
94 bus_fsys2_opp_table: opp-table5 {
95 compatible = "operating-points-v2";
97 /* derived from 600MHz DPLL */
99 opp-hz = /bits/ 64 <75000000>;
102 opp-hz = /bits/ 64 <120000000>;
105 opp-hz = /bits/ 64 <200000000>;
109 bus_mfc_opp_table: opp-table6 {
110 compatible = "operating-points-v2";
112 /* derived from 666MHz CPLL */
114 opp-hz = /bits/ 64 <83250000>;
117 opp-hz = /bits/ 64 <111000000>;
120 opp-hz = /bits/ 64 <166500000>;
123 opp-hz = /bits/ 64 <222000000>;
126 opp-hz = /bits/ 64 <333000000>;
130 bus_gen_opp_table: opp-table7 {
131 compatible = "operating-points-v2";
133 /* derived from 532MHz MPLL */
135 opp-hz = /bits/ 64 <88700000>;
138 opp-hz = /bits/ 64 <133000000>;
141 opp-hz = /bits/ 64 <178000000>;
144 opp-hz = /bits/ 64 <266000000>;
148 bus_peri_opp_table: opp-table8 {
149 compatible = "operating-points-v2";
151 /* derived from 666MHz CPLL */
153 opp-hz = /bits/ 64 <66600000>;
157 bus_g2d_opp_table: opp-table9 {
158 compatible = "operating-points-v2";
160 /* derived from 666MHz CPLL */
162 opp-hz = /bits/ 64 <83250000>;
165 opp-hz = /bits/ 64 <111000000>;
168 opp-hz = /bits/ 64 <166500000>;
171 opp-hz = /bits/ 64 <222000000>;
174 opp-hz = /bits/ 64 <333000000>;
178 bus_g2d_acp_opp_table: opp-table10 {
179 compatible = "operating-points-v2";
181 /* derived from 532MHz MPLL */
183 opp-hz = /bits/ 64 <66500000>;
186 opp-hz = /bits/ 64 <133000000>;
189 opp-hz = /bits/ 64 <178000000>;
192 opp-hz = /bits/ 64 <266000000>;
196 bus_jpeg_opp_table: opp-table11 {
197 compatible = "operating-points-v2";
199 /* derived from 600MHz DPLL */
201 opp-hz = /bits/ 64 <75000000>;
204 opp-hz = /bits/ 64 <150000000>;
207 opp-hz = /bits/ 64 <200000000>;
210 opp-hz = /bits/ 64 <300000000>;
214 bus_jpeg_apb_opp_table: opp-table12 {
215 compatible = "operating-points-v2";
217 /* derived from 666MHz CPLL */
219 opp-hz = /bits/ 64 <83250000>;
222 opp-hz = /bits/ 64 <111000000>;
225 opp-hz = /bits/ 64 <133000000>;
228 opp-hz = /bits/ 64 <166500000>;
232 bus_disp1_fimd_opp_table: opp-table13 {
233 compatible = "operating-points-v2";
235 /* derived from 600MHz DPLL */
237 opp-hz = /bits/ 64 <120000000>;
240 opp-hz = /bits/ 64 <200000000>;
244 bus_disp1_opp_table: opp-table14 {
245 compatible = "operating-points-v2";
247 /* derived from 600MHz DPLL */
249 opp-hz = /bits/ 64 <120000000>;
252 opp-hz = /bits/ 64 <200000000>;
255 opp-hz = /bits/ 64 <300000000>;
259 bus_gscl_opp_table: opp-table15 {
260 compatible = "operating-points-v2";
262 /* derived from 600MHz DPLL */
264 opp-hz = /bits/ 64 <150000000>;
267 opp-hz = /bits/ 64 <200000000>;
270 opp-hz = /bits/ 64 <300000000>;
274 bus_mscl_opp_table: opp-table16 {
275 compatible = "operating-points-v2";
277 /* derived from 666MHz CPLL */
279 opp-hz = /bits/ 64 <84000000>;
282 opp-hz = /bits/ 64 <167000000>;
285 opp-hz = /bits/ 64 <222000000>;
288 opp-hz = /bits/ 64 <333000000>;
291 opp-hz = /bits/ 64 <666000000>;
295 dmc_opp_table: opp-table17 {
296 compatible = "operating-points-v2";
299 opp-hz = /bits/ 64 <165000000>;
300 opp-microvolt = <875000>;
303 opp-hz = /bits/ 64 <206000000>;
304 opp-microvolt = <875000>;
307 opp-hz = /bits/ 64 <275000000>;
308 opp-microvolt = <875000>;
311 opp-hz = /bits/ 64 <413000000>;
312 opp-microvolt = <887500>;
315 opp-hz = /bits/ 64 <543000000>;
316 opp-microvolt = <937500>;
319 opp-hz = /bits/ 64 <633000000>;
320 opp-microvolt = <1012500>;
323 opp-hz = /bits/ 64 <728000000>;
324 opp-microvolt = <1037500>;
327 opp-hz = /bits/ 64 <825000000>;
328 opp-microvolt = <1050000>;
332 samsung_K3QF2F20DB: lpddr3 {
333 compatible = "samsung,K3QF2F20DB", "jedec,lpddr3";
336 #address-cells = <1>;
349 tW2W-C2C-min-tck = <0>;
350 tR2R-C2C-min-tck = <0>;
352 tDQSCK-min-tck = <5>;
358 tCKESR-min-tck = <2>;
361 timings_samsung_K3QF2F20DB_800mhz: lpddr3-timings@800000000 {
362 compatible = "jedec,lpddr3-timings";
363 /* workaround: 'reg' shows max-freq */
365 min-freq = <100000000>;
389 vdd-supply = <&ldo4_reg>;
394 operating-points-v2 = <&bus_wcore_opp_table>;
395 devfreq-events = <&nocp_mem0_0>, <&nocp_mem0_1>,
396 <&nocp_mem1_0>, <&nocp_mem1_1>;
397 vdd-supply = <&buck3_reg>;
398 exynos,saturation-ratio = <100>;
403 operating-points-v2 = <&bus_noc_opp_table>;
404 devfreq = <&bus_wcore>;
409 operating-points-v2 = <&bus_fsys_apb_opp_table>;
410 devfreq = <&bus_wcore>;
415 operating-points-v2 = <&bus_fsys2_opp_table>;
416 devfreq = <&bus_wcore>;
421 operating-points-v2 = <&bus_mfc_opp_table>;
422 devfreq = <&bus_wcore>;
427 operating-points-v2 = <&bus_gen_opp_table>;
428 devfreq = <&bus_wcore>;
433 operating-points-v2 = <&bus_peri_opp_table>;
434 devfreq = <&bus_wcore>;
439 operating-points-v2 = <&bus_g2d_opp_table>;
440 devfreq = <&bus_wcore>;
445 operating-points-v2 = <&bus_g2d_acp_opp_table>;
446 devfreq = <&bus_wcore>;
451 operating-points-v2 = <&bus_jpeg_opp_table>;
452 devfreq = <&bus_wcore>;
457 operating-points-v2 = <&bus_jpeg_apb_opp_table>;
458 devfreq = <&bus_wcore>;
463 operating-points-v2 = <&bus_disp1_fimd_opp_table>;
464 devfreq = <&bus_wcore>;
469 operating-points-v2 = <&bus_disp1_opp_table>;
470 devfreq = <&bus_wcore>;
475 operating-points-v2 = <&bus_gscl_opp_table>;
476 devfreq = <&bus_wcore>;
481 operating-points-v2 = <&bus_mscl_opp_table>;
482 devfreq = <&bus_wcore>;
487 cpu-supply = <&buck6_reg>;
491 cpu-supply = <&buck2_reg>;
495 devfreq-events = <&ppmu_event3_dmc0_0>, <&ppmu_event3_dmc0_1>,
496 <&ppmu_event3_dmc1_0>, <&ppmu_event3_dmc1_1>;
497 device-handle = <&samsung_K3QF2F20DB>;
498 operating-points-v2 = <&dmc_opp_table>;
499 vdd-supply = <&buck1_reg>;
507 compatible = "samsung,s2mps11-pmic";
509 samsung,s2mps11-acokb-ground;
511 interrupt-parent = <&gpx0>;
512 interrupts = <4 IRQ_TYPE_EDGE_FALLING>;
513 pinctrl-names = "default";
514 pinctrl-0 = <&s2mps11_irq>;
516 s2mps11_osc: clocks {
517 compatible = "samsung,s2mps11-clk";
519 clock-output-names = "s2mps11_ap",
520 "s2mps11_cp", "s2mps11_bt";
525 regulator-name = "vdd_ldo1";
526 regulator-min-microvolt = <1000000>;
527 regulator-max-microvolt = <1000000>;
532 regulator-name = "vdd_ldo2";
533 regulator-min-microvolt = <1800000>;
534 regulator-max-microvolt = <1800000>;
539 regulator-name = "vddq_mmc0";
540 regulator-min-microvolt = <1800000>;
541 regulator-max-microvolt = <1800000>;
545 regulator-name = "vdd_adc";
546 regulator-min-microvolt = <1800000>;
547 regulator-max-microvolt = <1800000>;
549 regulator-state-mem {
550 regulator-off-in-suspend;
555 regulator-name = "vdd_ldo5";
556 regulator-min-microvolt = <1800000>;
557 regulator-max-microvolt = <1800000>;
560 regulator-state-mem {
561 regulator-off-in-suspend;
566 regulator-name = "vdd_ldo6";
567 regulator-min-microvolt = <1000000>;
568 regulator-max-microvolt = <1000000>;
571 regulator-state-mem {
572 regulator-off-in-suspend;
577 regulator-name = "vdd_ldo7";
578 regulator-min-microvolt = <1800000>;
579 regulator-max-microvolt = <1800000>;
582 regulator-state-mem {
583 regulator-off-in-suspend;
588 regulator-name = "vdd_ldo8";
589 regulator-min-microvolt = <1800000>;
590 regulator-max-microvolt = <1800000>;
593 regulator-state-mem {
594 regulator-off-in-suspend;
599 regulator-name = "vdd_ldo9";
600 regulator-min-microvolt = <3000000>;
601 regulator-max-microvolt = <3000000>;
604 regulator-state-mem {
605 regulator-off-in-suspend;
610 regulator-name = "vdd_ldo10";
611 regulator-min-microvolt = <1800000>;
612 regulator-max-microvolt = <1800000>;
615 regulator-state-mem {
616 regulator-off-in-suspend;
621 regulator-name = "vdd_ldo11";
622 regulator-min-microvolt = <1000000>;
623 regulator-max-microvolt = <1000000>;
626 regulator-state-mem {
627 regulator-off-in-suspend;
633 regulator-name = "vdd_ldo12";
634 regulator-min-microvolt = <800000>;
635 regulator-max-microvolt = <2375000>;
639 regulator-name = "vddq_mmc2";
640 regulator-min-microvolt = <1800000>;
641 regulator-max-microvolt = <2800000>;
643 regulator-state-mem {
644 regulator-off-in-suspend;
650 regulator-name = "vdd_ldo14";
651 regulator-min-microvolt = <800000>;
652 regulator-max-microvolt = <3950000>;
656 regulator-name = "vdd_ldo15";
657 regulator-min-microvolt = <3300000>;
658 regulator-max-microvolt = <3300000>;
661 regulator-state-mem {
662 regulator-off-in-suspend;
668 regulator-name = "vdd_ldo16";
669 regulator-min-microvolt = <800000>;
670 regulator-max-microvolt = <3950000>;
674 regulator-name = "vdd_ldo17";
675 regulator-min-microvolt = <3300000>;
676 regulator-max-microvolt = <3300000>;
679 regulator-state-mem {
680 regulator-off-in-suspend;
685 regulator-name = "vdd_emmc_1V8";
686 regulator-min-microvolt = <1800000>;
687 regulator-max-microvolt = <1800000>;
689 regulator-state-mem {
690 regulator-off-in-suspend;
695 regulator-name = "vdd_sd";
696 regulator-min-microvolt = <2800000>;
697 regulator-max-microvolt = <2800000>;
699 regulator-state-mem {
700 regulator-off-in-suspend;
706 regulator-name = "vdd_ldo20";
707 regulator-min-microvolt = <800000>;
708 regulator-max-microvolt = <3950000>;
713 regulator-name = "vdd_ldo21";
714 regulator-min-microvolt = <800000>;
715 regulator-max-microvolt = <3950000>;
720 regulator-name = "vdd_ldo22";
721 regulator-min-microvolt = <800000>;
722 regulator-max-microvolt = <2375000>;
726 regulator-name = "vdd_mifs";
727 regulator-min-microvolt = <1100000>;
728 regulator-max-microvolt = <1100000>;
731 regulator-state-mem {
732 regulator-off-in-suspend;
738 regulator-name = "vdd_ldo24";
739 regulator-min-microvolt = <800000>;
740 regulator-max-microvolt = <3950000>;
745 regulator-name = "vdd_ldo25";
746 regulator-min-microvolt = <800000>;
747 regulator-max-microvolt = <3950000>;
751 /* Used on XU3, XU3-Lite and XU4 */
752 regulator-name = "vdd_ldo26";
753 regulator-min-microvolt = <800000>;
754 regulator-max-microvolt = <3950000>;
756 regulator-state-mem {
757 regulator-off-in-suspend;
762 regulator-name = "vdd_g3ds";
763 regulator-min-microvolt = <1000000>;
764 regulator-max-microvolt = <1000000>;
767 regulator-state-mem {
768 regulator-off-in-suspend;
774 regulator-name = "vdd_ldo28";
775 regulator-min-microvolt = <800000>;
776 regulator-max-microvolt = <3950000>;
778 regulator-state-mem {
779 regulator-off-in-suspend;
785 regulator-name = "vdd_ldo29";
786 regulator-min-microvolt = <800000>;
787 regulator-max-microvolt = <3950000>;
792 regulator-name = "vdd_ldo30";
793 regulator-min-microvolt = <800000>;
794 regulator-max-microvolt = <3950000>;
799 regulator-name = "vdd_ldo31";
800 regulator-min-microvolt = <800000>;
801 regulator-max-microvolt = <3950000>;
806 regulator-name = "vdd_ldo32";
807 regulator-min-microvolt = <800000>;
808 regulator-max-microvolt = <3950000>;
813 regulator-name = "vdd_ldo33";
814 regulator-min-microvolt = <800000>;
815 regulator-max-microvolt = <3950000>;
820 regulator-name = "vdd_ldo34";
821 regulator-min-microvolt = <800000>;
822 regulator-max-microvolt = <3950000>;
827 regulator-name = "vdd_ldo35";
828 regulator-min-microvolt = <800000>;
829 regulator-max-microvolt = <2375000>;
834 regulator-name = "vdd_ldo36";
835 regulator-min-microvolt = <800000>;
836 regulator-max-microvolt = <3950000>;
841 regulator-name = "vdd_ldo37";
842 regulator-min-microvolt = <800000>;
843 regulator-max-microvolt = <3950000>;
848 regulator-name = "vdd_ldo38";
849 regulator-min-microvolt = <800000>;
850 regulator-max-microvolt = <3950000>;
854 regulator-name = "vdd_mif";
855 regulator-min-microvolt = <800000>;
856 regulator-max-microvolt = <1300000>;
860 regulator-state-mem {
861 regulator-off-in-suspend;
866 regulator-name = "vdd_arm";
867 regulator-min-microvolt = <800000>;
868 regulator-max-microvolt = <1500000>;
871 regulator-coupled-with = <&buck3_reg>;
872 regulator-coupled-max-spread = <300000>;
874 regulator-state-mem {
875 regulator-off-in-suspend;
880 regulator-name = "vdd_int";
881 regulator-min-microvolt = <800000>;
882 regulator-max-microvolt = <1400000>;
885 regulator-coupled-with = <&buck2_reg>;
886 regulator-coupled-max-spread = <300000>;
888 regulator-state-mem {
889 regulator-off-in-suspend;
894 regulator-name = "vdd_g3d";
895 regulator-min-microvolt = <800000>;
896 regulator-max-microvolt = <1400000>;
900 regulator-state-mem {
901 regulator-off-in-suspend;
906 regulator-name = "vdd_mem";
907 regulator-min-microvolt = <800000>;
908 regulator-max-microvolt = <1400000>;
914 regulator-name = "vdd_kfc";
915 regulator-min-microvolt = <800000>;
916 regulator-max-microvolt = <1500000>;
920 regulator-state-mem {
921 regulator-off-in-suspend;
926 regulator-name = "vdd_1.35v_ldo";
927 regulator-min-microvolt = <1200000>;
928 regulator-max-microvolt = <1500000>;
934 regulator-name = "vdd_2.0v_ldo";
935 regulator-min-microvolt = <1800000>;
936 regulator-max-microvolt = <2100000>;
942 regulator-name = "vdd_2.8v_ldo";
943 regulator-min-microvolt = <3000000>;
944 regulator-max-microvolt = <3750000>;
948 regulator-state-mem {
949 regulator-off-in-suspend;
954 regulator-name = "vdd_vmem";
955 regulator-min-microvolt = <2850000>;
956 regulator-max-microvolt = <2850000>;
958 regulator-state-mem {
959 regulator-off-in-suspend;
968 card-detect-delay = <200>;
969 samsung,dw-mshc-ciu-div = <3>;
970 samsung,dw-mshc-sdr-timing = <0 4>;
971 samsung,dw-mshc-ddr-timing = <0 2>;
972 pinctrl-names = "default";
973 pinctrl-0 = <&sd2_clk &sd2_cmd &sd2_cd &sd2_wp &sd2_bus1 &sd2_bus4>;
976 max-frequency = <200000000>;
977 vmmc-supply = <&ldo19_reg>;
978 vqmmc-supply = <&ldo13_reg>;
1001 s2mps11_irq: s2mps11-irq {
1002 samsung,pins = "gpx0-4";
1003 samsung,pin-function = <EXYNOS_PIN_FUNC_F>;
1004 samsung,pin-pud = <EXYNOS_PIN_PULL_NONE>;
1005 samsung,pin-drv = <EXYNOS5420_PIN_DRV_LV1>;
1026 vtmu-supply = <&ldo7_reg>;
1030 vtmu-supply = <&ldo7_reg>;
1034 vtmu-supply = <&ldo7_reg>;
1038 vtmu-supply = <&ldo7_reg>;
1042 vtmu-supply = <&ldo7_reg>;
1046 mali-supply = <&buck4_reg>;
1052 clocks = <&clock CLK_RTC>, <&s2mps11_osc S2MPS11_CLK_AP>;
1053 clock-names = "rtc", "rtc_src";
1060 /* usbdrd_dwc3_1 mode customized in each board */
1063 vdd33-supply = <&ldo9_reg>;
1064 vdd10-supply = <&ldo11_reg>;
1068 vdd33-supply = <&ldo9_reg>;
1069 vdd10-supply = <&ldo11_reg>;