1 // SPDX-License-Identifier: (GPL-2.0 OR MIT)
3 * Copyright (C) 2016-2017 Zodiac Inflight Innovations
6 #include <dt-bindings/gpio/gpio.h>
7 #include <dt-bindings/sound/fsl-imx-audmux.h>
20 compatible = "virtual,mdio-gpio";
23 pinctrl-names = "default";
24 pinctrl-0 = <&pinctrl_mdio1>;
25 gpios = <&gpio6 5 GPIO_ACTIVE_HIGH
26 &gpio6 4 GPIO_ACTIVE_HIGH>;
29 pinctrl-0 = <&pinctrl_rmii_phy_irq>;
30 pinctrl-names = "default";
32 interrupt-parent = <&gpio3>;
33 interrupts = <30 IRQ_TYPE_LEVEL_LOW>;
37 reg_28p0v: regulator-28p0v {
38 compatible = "regulator-fixed";
39 regulator-name = "28V_IN";
40 regulator-min-microvolt = <28000000>;
41 regulator-max-microvolt = <28000000>;
45 reg_12p0v: regulator-12p0v {
46 compatible = "regulator-fixed";
47 vin-supply = <®_28p0v>;
48 regulator-name = "12V_MAIN";
49 regulator-min-microvolt = <12000000>;
50 regulator-max-microvolt = <12000000>;
54 reg_5p0v_main: regulator-5p0v-main {
55 compatible = "regulator-fixed";
56 vin-supply = <®_12p0v>;
57 regulator-name = "5V_MAIN";
58 regulator-min-microvolt = <5000000>;
59 regulator-max-microvolt = <5000000>;
63 reg_3p3v_pmic: regulator-3p3v-pmic {
64 compatible = "regulator-fixed";
65 vin-supply = <®_12p0v>;
66 regulator-name = "PMIC_3V3";
67 regulator-min-microvolt = <3300000>;
68 regulator-max-microvolt = <3300000>;
72 reg_3p3v: regulator-3p3v {
73 compatible = "regulator-fixed";
74 vin-supply = <®_3p3v_pmic>;
75 regulator-name = "GEN_3V3";
76 regulator-min-microvolt = <3300000>;
77 regulator-max-microvolt = <3300000>;
81 reg_3p3v_sd: regulator-3p3v-sd {
82 compatible = "regulator-fixed";
83 pinctrl-names = "default";
84 pinctrl-0 = <&pinctrl_reg_3p3v_sd>;
85 vin-supply = <®_3p3v>;
86 regulator-name = "3V3_SD";
87 regulator-min-microvolt = <3300000>;
88 regulator-max-microvolt = <3300000>;
89 gpio = <&gpio7 8 GPIO_ACTIVE_HIGH>;
90 startup-delay-us = <1000>;
95 reg_3p3v_display: regulator-3p3v-display {
96 compatible = "regulator-fixed";
97 vin-supply = <®_12p0v>;
98 regulator-name = "3V3_DISPLAY";
99 regulator-min-microvolt = <3300000>;
100 regulator-max-microvolt = <3300000>;
104 reg_3p3v_ssd: regulator-3p3v-ssd {
105 compatible = "regulator-fixed";
106 vin-supply = <®_12p0v>;
107 regulator-name = "3V3_SSD";
108 regulator-min-microvolt = <3300000>;
109 regulator-max-microvolt = <3300000>;
114 compatible = "simple-audio-card";
115 simple-audio-card,name = "Front";
116 simple-audio-card,format = "i2s";
117 simple-audio-card,bitclock-master = <&sound1_codec>;
118 simple-audio-card,frame-master = <&sound1_codec>;
119 simple-audio-card,widgets =
120 "Headphone", "Headphone Jack";
121 simple-audio-card,routing =
122 "Headphone Jack", "HPLEFT",
123 "Headphone Jack", "HPRIGHT",
126 simple-audio-card,aux-devs = <&hpa1>;
128 sound1_cpu: simple-audio-card,cpu {
132 sound1_codec: simple-audio-card,codec {
133 sound-dai = <&codec1>;
139 compatible = "simple-audio-card";
140 simple-audio-card,name = "Back";
141 simple-audio-card,format = "i2s";
142 simple-audio-card,bitclock-master = <&sound2_codec>;
143 simple-audio-card,frame-master = <&sound2_codec>;
144 simple-audio-card,widgets =
145 "Headphone", "Headphone Jack";
146 simple-audio-card,routing =
147 "Headphone Jack", "HPLEFT",
148 "Headphone Jack", "HPRIGHT",
151 simple-audio-card,aux-devs = <&hpa2>;
153 sound2_cpu: simple-audio-card,cpu {
157 sound2_codec: simple-audio-card,codec {
158 sound-dai = <&codec2>;
164 power-supply = <®_3p3v_display>;
165 backlight = <&sp_backlight>;
170 remote-endpoint = <&lvds0_out>;
176 #address-cells = <1>;
178 compatible = "fsl,imx-parallel-display";
179 pinctrl-names = "default";
180 pinctrl-0 = <&pinctrl_disp0>;
186 disp0_in_0: endpoint {
187 remote-endpoint = <&ipu1_di0_disp0>;
194 disp0_out: endpoint {
195 remote-endpoint = <&tc358767_in>;
200 cs2000_ref: cs2000-ref {
201 compatible = "fixed-clock";
203 clock-frequency = <24576000>;
206 cs2000_in_dummy: cs2000-in-dummy {
207 compatible = "fixed-clock";
209 clock-frequency = <0>;
212 edp_refclk: edp-refclk {
213 compatible = "fixed-clock";
215 clock-frequency = <19200000>;
220 assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>,
221 <&clks IMX6QDL_CLK_LDB_DI1_SEL>;
222 assigned-clock-parents = <&clks IMX6QDL_CLK_PLL5_VIDEO_DIV>,
223 <&clks IMX6QDL_CLK_PLL5_VIDEO_DIV>;
227 fsl,soc-operating-points = <
228 /* ARM kHz SOC-PU uV */
238 vin-supply = <&sw1a_reg>;
242 vin-supply = <&sw1c_reg>;
246 vin-supply = <&sw1c_reg>;
254 lvds0_out: endpoint {
255 remote-endpoint = <&panel_in>;
262 pinctrl-names = "default";
263 pinctrl-0 = <&pinctrl_uart1>;
268 pinctrl-names = "default";
269 pinctrl-0 = <&pinctrl_uart3>;
271 linux,rs485-enabled-at-boot-time;
276 pinctrl-names = "default";
277 pinctrl-0 = <&pinctrl_uart4>;
281 compatible = "zii,rave-sp-rdu2";
282 current-speed = <1000000>;
283 #address-cells = <1>;
287 compatible = "zii,rave-sp-watchdog";
290 sp_backlight: backlight {
291 compatible = "zii,rave-sp-backlight";
295 compatible = "zii,rave-sp-pwrbutton";
299 compatible = "zii,rave-sp-eeprom";
301 #address-cells = <1>;
303 zii,eeprom-name = "dds-eeprom";
307 compatible = "zii,rave-sp-eeprom";
309 #address-cells = <1>;
311 zii,eeprom-name = "main-eeprom";
317 pinctrl-names = "default";
318 pinctrl-0 = <&pinctrl_ecspi1>;
319 cs-gpios = <&gpio2 30 GPIO_ACTIVE_LOW>;
323 compatible = "st,m25p128", "jedec,spi-nor";
324 spi-max-frequency = <20000000>;
330 pinctrl-names = "default";
331 pinctrl-0 = <&pinctrl_gpio3_hog>;
335 gpios = <19 GPIO_ACTIVE_HIGH>;
337 line-name = "usb-emulation";
342 gpios = <20 GPIO_ACTIVE_HIGH>;
344 line-name = "usb-mode1";
349 gpios = <22 GPIO_ACTIVE_LOW>;
351 line-name = "usb-pwr-ctrl-en-n";
356 gpios = <23 GPIO_ACTIVE_HIGH>;
358 line-name = "usb-mode2";
363 pinctrl-names = "default";
364 pinctrl-0 = <&pinctrl_i2c1>;
365 clock-frequency = <100000>;
369 compatible = "ti,tlv320dac3100";
370 pinctrl-names = "default";
371 pinctrl-0 = <&pinctrl_codec2>;
373 #sound-dai-cells = <0>;
374 HPVDD-supply = <®_3p3v>;
375 SPRVDD-supply = <®_3p3v>;
376 SPLVDD-supply = <®_3p3v>;
377 AVDD-supply = <®_3p3v>;
378 IOVDD-supply = <®_3p3v>;
379 DVDD-supply = <&vgen4_reg>;
380 reset-gpios = <&gpio1 2 GPIO_ACTIVE_LOW>;
384 pinctrl-names = "default";
385 pinctrl-0 = <&pinctrl_accel>;
386 compatible = "fsl,mma8451";
388 interrupt-parent = <&gpio1>;
389 interrupt-names = "INT2";
390 interrupts = <20 IRQ_TYPE_LEVEL_LOW>;
391 vdd-supply = <®_3p3v>;
392 vddio-supply = <®_3p3v>;
396 compatible = "ti,tpa6130a2";
397 pinctrl-names = "default";
398 pinctrl-0 = <&pinctrl_tpa2>;
400 power-gpio = <&gpio1 5 GPIO_ACTIVE_HIGH>;
401 Vdd-supply = <®_5p0v_main>;
405 compatible = "toshiba,tc358767";
406 pinctrl-names = "default";
407 pinctrl-0 = <&pinctrl_tc358767>;
409 shutdown-gpios = <&gpio1 9 GPIO_ACTIVE_HIGH>;
411 clocks = <&edp_refclk>;
415 #address-cells = <1>;
421 tc358767_in: endpoint {
422 remote-endpoint = <&disp0_out>;
430 pinctrl-names = "default";
431 pinctrl-0 = <&pinctrl_i2c2>;
432 clock-frequency = <100000>;
436 compatible = "fsl,pfuze100";
437 pinctrl-names = "default";
438 pinctrl-0 = <&pinctrl_pfuze100_irq>;
440 interrupt-parent = <&gpio7>;
441 interrupts = <13 IRQ_TYPE_LEVEL_LOW>;
445 regulator-min-microvolt = <300000>;
446 regulator-max-microvolt = <1875000>;
449 regulator-ramp-delay = <6250>;
453 regulator-min-microvolt = <300000>;
454 regulator-max-microvolt = <1875000>;
457 regulator-ramp-delay = <6250>;
461 regulator-min-microvolt = <800000>;
462 regulator-max-microvolt = <3000000>;
468 regulator-min-microvolt = <400000>;
469 regulator-max-microvolt = <1500000>;
475 regulator-min-microvolt = <400000>;
476 regulator-max-microvolt = <1500000>;
482 regulator-min-microvolt = <800000>;
483 regulator-max-microvolt = <1800000>;
489 regulator-min-microvolt = <1000000>;
490 regulator-max-microvolt = <3000000>;
501 regulator-min-microvolt = <1000000>;
502 regulator-max-microvolt = <1500000>;
507 regulator-min-microvolt = <1200000>;
508 regulator-max-microvolt = <1800000>;
513 regulator-min-microvolt = <1800000>;
514 regulator-max-microvolt = <2500000>;
519 regulator-min-microvolt = <1800000>;
520 regulator-max-microvolt = <2800000>;
527 compatible = "zii,rave-wdt";
532 compatible = "national,lm75";
537 compatible = "cirrus,cs2000-cp";
540 clock-names = "clk_in", "ref_clk";
541 clocks = <&cs2000_in_dummy>, <&cs2000_ref>;
542 assigned-clocks = <&cs2000>;
543 assigned-clock-rates = <24000000>;
547 compatible = "atmel,24c128";
552 compatible = "dallas,ds1341";
558 pinctrl-names = "default";
559 pinctrl-0 = <&pinctrl_i2c3>;
560 clock-frequency = <400000>;
564 compatible = "ti,tlv320dac3100";
565 pinctrl-names = "default";
566 pinctrl-0 = <&pinctrl_codec1>;
568 #sound-dai-cells = <0>;
569 HPVDD-supply = <®_3p3v>;
570 SPRVDD-supply = <®_3p3v>;
571 SPLVDD-supply = <®_3p3v>;
572 AVDD-supply = <®_3p3v>;
573 IOVDD-supply = <®_3p3v>;
574 DVDD-supply = <&vgen4_reg>;
575 reset-gpios = <&gpio1 0 GPIO_ACTIVE_LOW>;
579 compatible = "syna,rmi4-i2c";
580 pinctrl-names = "default";
581 pinctrl-0 = <&pinctrl_ts>;
583 interrupt-parent = <&gpio1>;
584 interrupts = <8 IRQ_TYPE_LEVEL_LOW>;
585 vdd-supply = <®_5p0v_main>;
586 vio-supply = <®_3p3v>;
588 #address-cells = <1>;
593 syna,nosleep-mode = <2>;
598 touchscreen-inverted-x;
599 touchscreen-swapped-x-y;
600 syna,sensor-type = <1>;
605 touchscreen-inverted-x;
606 touchscreen-swapped-x-y;
607 syna,sensor-type = <1>;
612 compatible = "eeti,exc3000";
613 pinctrl-names = "default";
614 pinctrl-0 = <&pinctrl_ts>;
616 interrupt-parent = <&gpio1>;
617 interrupts = <8 IRQ_TYPE_LEVEL_LOW>;
618 touchscreen-inverted-x;
619 touchscreen-swapped-x-y;
623 reg_5p0v_user_usb: charger@32 {
624 compatible = "microchip,ucs1002";
625 pinctrl-names = "default";
626 pinctrl-0 = <&pinctrl_ucs1002_pins>;
628 interrupts-extended = <&gpio5 2 IRQ_TYPE_EDGE_BOTH>,
629 <&gpio3 21 IRQ_TYPE_EDGE_BOTH>;
630 interrupt-names = "a_det", "alert";
634 compatible = "ti,tpa6130a2";
635 pinctrl-names = "default";
636 pinctrl-0 = <&pinctrl_tpa1>;
638 power-gpio = <&gpio1 4 GPIO_ACTIVE_HIGH>;
639 Vdd-supply = <®_5p0v_main>;
644 remote-endpoint = <&disp0_in_0>;
648 pinctrl-names = "default";
649 pinctrl-0 = <&pinctrl_pcie>;
650 reset-gpio = <&gpio7 12 GPIO_ACTIVE_LOW>;
656 #address-cells = <3>;
666 pinctrl-names = "default";
667 pinctrl-0 = <&pinctrl_usdhc2>;
669 cd-gpios = <&gpio2 2 GPIO_ACTIVE_LOW>;
671 vmmc-supply = <®_3p3v_sd>;
672 vqmmc-supply = <®_3p3v>;
679 pinctrl-names = "default";
680 pinctrl-0 = <&pinctrl_usdhc3>;
682 cd-gpios = <&gpio2 0 GPIO_ACTIVE_LOW>;
684 vmmc-supply = <®_3p3v_sd>;
685 vqmmc-supply = <®_3p3v>;
692 pinctrl-names = "default";
693 pinctrl-0 = <&pinctrl_usdhc4>;
695 vmmc-supply = <®_3p3v>;
696 vqmmc-supply = <®_3p3v>;
705 target-supply = <®_3p3v_ssd>;
710 pinctrl-names = "default";
711 pinctrl-0 = <&pinctrl_enet>;
714 phy-reset-gpios = <&gpio1 23 GPIO_ACTIVE_LOW>;
715 phy-reset-duration = <100>;
716 phy-supply = <®_3p3v>;
720 #address-cells = <1>;
722 clock-frequency = <12500000>;
727 compatible = "marvell,mv88e6085";
728 pinctrl-0 = <&pinctrl_switch_irq>;
729 pinctrl-names = "default";
732 eeprom-length = <512>;
733 interrupt-parent = <&gpio6>;
734 interrupts = <3 IRQ_TYPE_LEVEL_LOW>;
735 interrupt-controller;
736 #interrupt-cells = <2>;
739 #address-cells = <1>;
744 label = "gigabit_proc";
745 phy-handle = <&switchphy0>;
751 phy-handle = <&switchphy1>;
768 phy-handle = <&switchphy3>;
774 phy-handle = <&switchphy4>;
779 #address-cells = <1>;
782 switchphy0: switchphy@0 {
784 interrupt-parent = <&switch>;
785 interrupts = <0 IRQ_TYPE_LEVEL_HIGH>;
788 switchphy1: switchphy@1 {
790 interrupt-parent = <&switch>;
791 interrupts = <1 IRQ_TYPE_LEVEL_HIGH>;
794 switchphy2: switchphy@2 {
796 interrupt-parent = <&switch>;
797 interrupts = <2 IRQ_TYPE_LEVEL_HIGH>;
800 switchphy3: switchphy@3 {
802 interrupt-parent = <&switch>;
803 interrupts = <3 IRQ_TYPE_LEVEL_HIGH>;
806 switchphy4: switchphy@4 {
808 interrupt-parent = <&switch>;
809 interrupts = <4 IRQ_TYPE_LEVEL_HIGH>;
817 vbus-supply = <®_5p0v_main>;
818 disable-over-current;
819 maximum-speed = "full-speed";
824 vbus-supply = <®_5p0v_user_usb>;
825 disable-over-current;
843 pinctrl-names = "default";
844 pinctrl-0 = <&pinctrl_audmux>;
848 fsl,audmux-port = <0>;
850 (IMX_AUDMUX_V2_PTCR_SYN |
851 IMX_AUDMUX_V2_PTCR_TFSEL(2) |
852 IMX_AUDMUX_V2_PTCR_TCSEL(2) |
853 IMX_AUDMUX_V2_PTCR_TFSDIR |
854 IMX_AUDMUX_V2_PTCR_TCLKDIR)
855 IMX_AUDMUX_V2_PDCR_RXDSEL(2)
860 fsl,audmux-port = <2>;
862 IMX_AUDMUX_V2_PTCR_SYN
863 IMX_AUDMUX_V2_PDCR_RXDSEL(0)
868 fsl,audmux-port = <1>;
870 (IMX_AUDMUX_V2_PTCR_SYN |
871 IMX_AUDMUX_V2_PTCR_TFSEL(4) |
872 IMX_AUDMUX_V2_PTCR_TCSEL(4) |
873 IMX_AUDMUX_V2_PTCR_TFSDIR |
874 IMX_AUDMUX_V2_PTCR_TCLKDIR)
875 IMX_AUDMUX_V2_PDCR_RXDSEL(4)
880 fsl,audmux-port = <4>;
882 IMX_AUDMUX_V2_PTCR_SYN
883 IMX_AUDMUX_V2_PDCR_RXDSEL(1)
893 pinctrl_accel: accelgrp {
895 MX6QDL_PAD_SD1_CLK__GPIO1_IO20 0x4001b000
899 pinctrl_audmux: audmuxgrp {
901 MX6QDL_PAD_KEY_COL0__AUD5_TXC 0x130b0
902 MX6QDL_PAD_KEY_ROW0__AUD5_TXD 0x130b0
903 MX6QDL_PAD_KEY_COL1__AUD5_TXFS 0x130b0
904 MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x130b0
905 MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x130b0
906 MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x130b0
910 pinctrl_codec1: dac1grp {
912 MX6QDL_PAD_GPIO_0__GPIO1_IO00 0x40000038
916 pinctrl_codec2: dac2grp {
918 MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x40000038
922 pinctrl_disp0: disp0grp {
924 MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x100f9
925 MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x100f9
926 MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x100f9
927 MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x100f9
928 MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0x100f9
929 MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x100f9
930 MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x100f9
931 MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x100f9
932 MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x100f9
933 MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x100f9
934 MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x100f9
935 MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x100f9
936 MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x100f9
937 MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x100f9
938 MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x100f9
939 MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x100f9
940 MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x100f9
941 MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x100f9
942 MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x100f9
943 MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x100f9
944 MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x100f9
945 MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x100f9
946 MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x100f9
947 MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x100f9
948 MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x100f9
949 MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x100f9
950 MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x100f9
951 MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x100f9
955 pinctrl_ecspi1: ecspi1grp {
957 MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1
958 MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1
959 MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1
960 MX6QDL_PAD_EIM_EB2__GPIO2_IO30 0x1b0b1
964 pinctrl_enet: enetgrp {
966 MX6QDL_PAD_ENET_MDC__ENET_MDC 0x000b1
967 MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x100b1
968 MX6QDL_PAD_ENET_CRS_DV__ENET_RX_EN 0x100f5
969 MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x100f5
970 MX6QDL_PAD_ENET_RXD0__ENET_RX_DATA0 0x100c0
971 MX6QDL_PAD_ENET_RXD1__ENET_RX_DATA1 0x100c0
972 MX6QDL_PAD_ENET_TXD0__ENET_TX_DATA0 0x100f5
973 MX6QDL_PAD_ENET_TXD1__ENET_TX_DATA1 0x100f5
974 MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x40010040
975 MX6QDL_PAD_ENET_RX_ER__ENET_RX_ER 0x100b0
976 MX6QDL_PAD_ENET_REF_CLK__GPIO1_IO23 0x1b0b0
980 pinctrl_gpio3_hog: gpio3hoggrp {
982 MX6QDL_PAD_EIM_D19__GPIO3_IO19 0x1b0b0
983 MX6QDL_PAD_EIM_D20__GPIO3_IO20 0x1b0b0
984 MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x1b0b0
985 MX6QDL_PAD_EIM_D23__GPIO3_IO23 0x1b0b0
989 pinctrl_i2c1: i2c1grp {
991 MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1
992 MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1
996 pinctrl_i2c2: i2c2grp {
998 MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
999 MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
1003 pinctrl_i2c3: i2c3grp {
1005 MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
1006 MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
1010 pinctrl_mdio1: bitbangmdiogrp {
1012 /* Bitbang MDIO for DEB Switch */
1013 MX6QDL_PAD_CSI0_DAT19__GPIO6_IO05 0x4001b030
1014 MX6QDL_PAD_CSI0_DAT18__GPIO6_IO04 0x40018830
1018 pinctrl_pcie: pciegrp {
1020 MX6QDL_PAD_GPIO_17__GPIO7_IO12 0x10038
1024 pinctrl_pfuze100_irq: pfuze100grp {
1026 MX6QDL_PAD_GPIO_18__GPIO7_IO13 0x40010000
1030 pinctrl_reg_3p3v_sd: mmcsupply1grp {
1032 MX6QDL_PAD_SD3_RST__GPIO7_IO08 0x858
1036 pinctrl_rmii_phy_irq: phygrp {
1038 MX6QDL_PAD_EIM_D30__GPIO3_IO30 0x40010000
1042 pinctrl_switch_irq: switchgrp {
1044 MX6QDL_PAD_CSI0_DAT17__GPIO6_IO03 0x4001b000
1048 pinctrl_tc358767: tc358767grp {
1050 MX6QDL_PAD_GPIO_9__GPIO1_IO09 0x10
1054 pinctrl_tpa1: tpa6130-1grp {
1056 MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x40000038
1060 pinctrl_tpa2: tpa6130-2grp {
1062 MX6QDL_PAD_GPIO_5__GPIO1_IO05 0x40000038
1068 MX6QDL_PAD_GPIO_8__GPIO1_IO08 0x1b0b0
1069 MX6QDL_PAD_GPIO_7__GPIO1_IO07 0x1b0b0
1073 pinctrl_uart1: uart1grp {
1075 MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
1076 MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
1080 pinctrl_uart3: uart3grp {
1082 MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1
1083 MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1
1084 MX6QDL_PAD_EIM_D31__UART3_RTS_B 0x1b0b1
1088 pinctrl_uart4: uart4grp {
1090 MX6QDL_PAD_CSI0_DAT12__UART4_TX_DATA 0x1b0b1
1091 MX6QDL_PAD_CSI0_DAT13__UART4_RX_DATA 0x1b0b1
1095 pinctrl_ucs1002_pins: ucs1002grp {
1097 MX6QDL_PAD_EIM_A25__GPIO5_IO02 0x1b0b0
1098 MX6QDL_PAD_EIM_D21__GPIO3_IO21 0x1b0b0
1102 pinctrl_usdhc2: usdhc2grp {
1104 MX6QDL_PAD_SD2_CMD__SD2_CMD 0x10059
1105 MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10069
1106 MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
1107 MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
1108 MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
1109 MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
1110 MX6QDL_PAD_NANDF_D2__GPIO2_IO02 0x40010040
1114 pinctrl_usdhc3: usdhc3grp {
1116 MX6QDL_PAD_SD3_CMD__SD3_CMD 0x10059
1117 MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10069
1118 MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
1119 MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
1120 MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
1121 MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
1122 MX6QDL_PAD_NANDF_D0__GPIO2_IO00 0x40010040
1127 pinctrl_usdhc4: usdhc4grp {
1129 MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059
1130 MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059
1131 MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059
1132 MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059
1133 MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059
1134 MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059
1135 MX6QDL_PAD_SD4_DAT4__SD4_DATA4 0x17059
1136 MX6QDL_PAD_SD4_DAT5__SD4_DATA5 0x17059
1137 MX6QDL_PAD_SD4_DAT6__SD4_DATA6 0x17059
1138 MX6QDL_PAD_SD4_DAT7__SD4_DATA7 0x17059
1139 MX6QDL_PAD_NANDF_ALE__SD4_RESET 0x1b0b1