WIP FPC-III support
[linux/fpc-iii.git] / arch / arm / boot / dts / imx6sx-sdb.dtsi
blob1351d7f70a54dc7872c9dfacb0514cea5289a951
1 // SPDX-License-Identifier: GPL-2.0
2 //
3 // Copyright (C) 2014 Freescale Semiconductor, Inc.
5 /dts-v1/;
7 #include <dt-bindings/gpio/gpio.h>
8 #include <dt-bindings/input/input.h>
9 #include "imx6sx.dtsi"
11 / {
12         model = "Freescale i.MX6 SoloX SDB Board";
13         compatible = "fsl,imx6sx-sdb", "fsl,imx6sx";
15         chosen {
16                 stdout-path = &uart1;
17         };
19         memory@80000000 {
20                 device_type = "memory";
21                 reg = <0x80000000 0x40000000>;
22         };
24         backlight_display: backlight-display {
25                 compatible = "pwm-backlight";
26                 pwms = <&pwm3 0 5000000>;
27                 brightness-levels = <0 4 8 16 32 64 128 255>;
28                 default-brightness-level = <6>;
29         };
31         gpio-keys {
32                 compatible = "gpio-keys";
33                 pinctrl-names = "default";
34                 pinctrl-0 = <&pinctrl_gpio_keys>;
36                 volume-up {
37                         label = "Volume Up";
38                         gpios = <&gpio1 18 GPIO_ACTIVE_LOW>;
39                         linux,code = <KEY_VOLUMEUP>;
40                         wakeup-source;
41                 };
43                 volume-down {
44                         label = "Volume Down";
45                         gpios = <&gpio1 19 GPIO_ACTIVE_LOW>;
46                         linux,code = <KEY_VOLUMEDOWN>;
47                         wakeup-source;
48                 };
49         };
51         vcc_sd3: regulator-vcc-sd3 {
52                 compatible = "regulator-fixed";
53                 pinctrl-names = "default";
54                 pinctrl-0 = <&pinctrl_vcc_sd3>;
55                 regulator-name = "VCC_SD3";
56                 regulator-min-microvolt = <3000000>;
57                 regulator-max-microvolt = <3000000>;
58                 gpio = <&gpio2 11 GPIO_ACTIVE_HIGH>;
59                 enable-active-high;
60         };
62         reg_usb_otg1_vbus: regulator-usb-otg1-vbus {
63                 compatible = "regulator-fixed";
64                 pinctrl-names = "default";
65                 pinctrl-0 = <&pinctrl_usb_otg1>;
66                 regulator-name = "usb_otg1_vbus";
67                 regulator-min-microvolt = <5000000>;
68                 regulator-max-microvolt = <5000000>;
69                 gpio = <&gpio1 9 GPIO_ACTIVE_HIGH>;
70                 enable-active-high;
71         };
73         reg_usb_otg2_vbus: regulator-usb-otg2-vbus {
74                 compatible = "regulator-fixed";
75                 pinctrl-names = "default";
76                 pinctrl-0 = <&pinctrl_usb_otg2>;
77                 regulator-name = "usb_otg2_vbus";
78                 regulator-min-microvolt = <5000000>;
79                 regulator-max-microvolt = <5000000>;
80                 gpio = <&gpio1 12 GPIO_ACTIVE_HIGH>;
81                 enable-active-high;
82         };
84         reg_psu_5v: regulator-psu-5v {
85                 compatible = "regulator-fixed";
86                 regulator-name = "PSU-5V0";
87                 regulator-min-microvolt = <5000000>;
88                 regulator-max-microvolt = <5000000>;
89         };
91         reg_lcd_3v3: regulator-lcd-3v3 {
92                 compatible = "regulator-fixed";
93                 regulator-name = "lcd-3v3";
94                 gpio = <&gpio3 27 0>;
95                 enable-active-high;
96         };
98         reg_peri_3v3: regulator-peri-3v3 {
99                 compatible = "regulator-fixed";
100                 pinctrl-names = "default";
101                 pinctrl-0 = <&pinctrl_peri_3v3>;
102                 regulator-name = "peri_3v3";
103                 regulator-min-microvolt = <3300000>;
104                 regulator-max-microvolt = <3300000>;
105                 gpio = <&gpio4 16 GPIO_ACTIVE_HIGH>;
106                 enable-active-high;
107                 regulator-always-on;
108         };
110         reg_enet_3v3: regulator-enet-3v3 {
111                 compatible = "regulator-fixed";
112                 pinctrl-names = "default";
113                 pinctrl-0 = <&pinctrl_enet_3v3>;
114                 regulator-name = "enet_3v3";
115                 regulator-min-microvolt = <3300000>;
116                 regulator-max-microvolt = <3300000>;
117                 gpio = <&gpio2 6 GPIO_ACTIVE_LOW>;
118                 regulator-boot-on;
119                 regulator-always-on;
120         };
122         reg_pcie_gpio: regulator-pcie-gpio {
123                 compatible = "regulator-fixed";
124                 pinctrl-names = "default";
125                 pinctrl-0 = <&pinctrl_pcie_reg>;
126                 regulator-name = "MPCIE_3V3";
127                 regulator-min-microvolt = <3300000>;
128                 regulator-max-microvolt = <3300000>;
129                 gpio = <&gpio2 1 GPIO_ACTIVE_HIGH>;
130                 enable-active-high;
131         };
133         reg_lcd_5v: regulator-lcd-5v {
134                 compatible = "regulator-fixed";
135                 regulator-name = "lcd-5v0";
136                 regulator-min-microvolt = <5000000>;
137                 regulator-max-microvolt = <5000000>;
138         };
140         reg_can_en: regulator-can-en {
141                 compatible = "regulator-fixed";
142                 regulator-name = "can-en";
143                 regulator-min-microvolt = <3300000>;
144                 regulator-max-microvolt = <3300000>;
145         };
147         reg_can_stby: regulator-can-stby {
148                 compatible = "regulator-fixed";
149                 regulator-name = "can-stby";
150                 regulator-min-microvolt = <3300000>;
151                 regulator-max-microvolt = <3300000>;
152         };
154         sound {
155                 compatible = "fsl,imx6sx-sdb-wm8962", "fsl,imx-audio-wm8962";
156                 pinctrl-names = "default";
157                 pinctrl-0 = <&pinctrl_hp>;
158                 model = "wm8962-audio";
159                 ssi-controller = <&ssi2>;
160                 audio-codec = <&codec>;
161                 audio-routing =
162                         "Headphone Jack", "HPOUTL",
163                         "Headphone Jack", "HPOUTR",
164                         "Ext Spk", "SPKOUTL",
165                         "Ext Spk", "SPKOUTR",
166                         "AMIC", "MICBIAS",
167                         "IN3R", "AMIC";
168                 mux-int-port = <2>;
169                 mux-ext-port = <6>;
170                 hp-det-gpio = <&gpio1 17 GPIO_ACTIVE_LOW>;
171         };
173         panel {
174                 compatible = "sii,43wvf1g";
175                 backlight = <&backlight_display>;
176                 dvdd-supply = <&reg_lcd_3v3>;
177                 avdd-supply = <&reg_lcd_5v>;
179                 port {
180                         panel_in: endpoint {
181                                 remote-endpoint = <&display_out>;
182                         };
183                 };
184         };
186         sound-spdif {
187                 compatible = "fsl,imx-audio-spdif",
188                            "fsl,imx6sx-sdb-spdif";
189                 model = "imx-spdif";
190                 spdif-controller = <&spdif>;
191                 spdif-out;
192         };
196 &audmux {
197         pinctrl-names = "default";
198         pinctrl-0 = <&pinctrl_audmux>;
199         status = "okay";
202 &fec1 {
203         pinctrl-names = "default";
204         pinctrl-0 = <&pinctrl_enet1>;
205         phy-supply = <&reg_enet_3v3>;
206         phy-mode = "rgmii-id";
207         phy-handle = <&ethphy1>;
208         phy-reset-gpios = <&gpio2 7 GPIO_ACTIVE_LOW>;
209         status = "okay";
211         mdio {
212                 #address-cells = <1>;
213                 #size-cells = <0>;
215                 ethphy1: ethernet-phy@1 {
216                         reg = <1>;
217                 };
219                 ethphy2: ethernet-phy@2 {
220                         reg = <2>;
221                 };
222         };
225 &fec2 {
226         pinctrl-names = "default";
227         pinctrl-0 = <&pinctrl_enet2>;
228         phy-mode = "rgmii-id";
229         phy-handle = <&ethphy2>;
230         status = "okay";
233 &flexcan1 {
234         pinctrl-names = "default";
235         pinctrl-0 = <&pinctrl_flexcan1>;
236         xceiver-supply = <&reg_can_stby>;
237         status = "okay";
240 &flexcan2 {
241         pinctrl-names = "default";
242         pinctrl-0 = <&pinctrl_flexcan2>;
243         xceiver-supply = <&reg_can_stby>;
244         status = "okay";
247 &i2c3 {
248         clock-frequency = <100000>;
249         pinctrl-names = "default";
250         pinctrl-0 = <&pinctrl_i2c3>;
251         status = "okay";
254 &i2c4 {
255         clock-frequency = <100000>;
256         pinctrl-names = "default";
257         pinctrl-0 = <&pinctrl_i2c4>;
258         status = "okay";
260         codec: wm8962@1a {
261                 compatible = "wlf,wm8962";
262                 reg = <0x1a>;
263                 clocks = <&clks IMX6SX_CLK_AUDIO>;
264                 DCVDD-supply = <&vgen4_reg>;
265                 DBVDD-supply = <&vgen4_reg>;
266                 AVDD-supply = <&vgen4_reg>;
267                 CPVDD-supply = <&vgen4_reg>;
268                 MICVDD-supply = <&vgen3_reg>;
269                 PLLVDD-supply = <&vgen4_reg>;
270                 SPKVDD1-supply = <&reg_psu_5v>;
271                 SPKVDD2-supply = <&reg_psu_5v>;
272         };
275 &pcie {
276         pinctrl-names = "default";
277         pinctrl-0 = <&pinctrl_pcie>;
278         reset-gpio = <&gpio2 0 GPIO_ACTIVE_LOW>;
279         vpcie-supply = <&reg_pcie_gpio>;
280         status = "okay";
283 &lcdif1 {
284         pinctrl-names = "default";
285         pinctrl-0 = <&pinctrl_lcd>;
286         status = "okay";
288         port {
289                 display_out: endpoint {
290                         remote-endpoint = <&panel_in>;
291                 };
292         };
295 &pwm3 {
296         #pwm-cells = <2>;
297         pinctrl-names = "default";
298         pinctrl-0 = <&pinctrl_pwm3>;
299         status = "okay";
302 &snvs_poweroff {
303         status = "okay";
306 &sai1 {
307         pinctrl-names = "default";
308         pinctrl-0 = <&pinctrl_sai1>;
309         status = "disabled";
312 &spdif {
313         pinctrl-names = "default";
314         pinctrl-0 = <&pinctrl_spdif>;
315         assigned-clocks = <&clks IMX6SX_CLK_SPDIF_PODF>;
316         assigned-clock-rates = <24576000>;
317         status = "okay";
320 &ssi2 {
321         status = "okay";
324 &uart1 {
325         pinctrl-names = "default";
326         pinctrl-0 = <&pinctrl_uart1>;
327         status = "okay";
330 &uart5 { /* for bluetooth */
331         pinctrl-names = "default";
332         pinctrl-0 = <&pinctrl_uart5>;
333         uart-has-rtscts;
334         status = "okay";
337 &usbotg1 {
338         vbus-supply = <&reg_usb_otg1_vbus>;
339         pinctrl-names = "default";
340         pinctrl-0 = <&pinctrl_usb_otg1_id>;
341         status = "okay";
344 &usbotg2 {
345         vbus-supply = <&reg_usb_otg2_vbus>;
346         dr_mode = "host";
347         status = "okay";
350 &usbphy1 {
351         fsl,tx-d-cal = <106>;
354 &usbphy2 {
355         fsl,tx-d-cal = <106>;
358 &usdhc2 {
359         pinctrl-names = "default";
360         pinctrl-0 = <&pinctrl_usdhc2>;
361         non-removable;
362         no-1-8-v;
363         keep-power-in-suspend;
364         wakeup-source;
365         status = "okay";
368 &usdhc3 {
369         pinctrl-names = "default", "state_100mhz", "state_200mhz";
370         pinctrl-0 = <&pinctrl_usdhc3>;
371         pinctrl-1 = <&pinctrl_usdhc3_100mhz>;
372         pinctrl-2 = <&pinctrl_usdhc3_200mhz>;
373         bus-width = <8>;
374         cd-gpios = <&gpio2 10 GPIO_ACTIVE_LOW>;
375         wp-gpios = <&gpio2 15 GPIO_ACTIVE_HIGH>;
376         keep-power-in-suspend;
377         wakeup-source;
378         vmmc-supply = <&vcc_sd3>;
379         status = "okay";
382 &usdhc4 {
383         pinctrl-names = "default";
384         pinctrl-0 = <&pinctrl_usdhc4>;
385         cd-gpios = <&gpio6 21 GPIO_ACTIVE_LOW>;
386         wp-gpios = <&gpio6 20 GPIO_ACTIVE_HIGH>;
387         status = "okay";
390 &wdog1 {
391         pinctrl-names = "default";
392         pinctrl-0 = <&pinctrl_wdog>;
393         fsl,ext-reset-output;
396 &iomuxc {
397         imx6x-sdb {
398                 pinctrl_audmux: audmuxgrp {
399                         fsl,pins = <
400                                 MX6SX_PAD_CSI_DATA00__AUDMUX_AUD6_TXC   0x130b0
401                                 MX6SX_PAD_CSI_DATA01__AUDMUX_AUD6_TXFS  0x130b0
402                                 MX6SX_PAD_CSI_HSYNC__AUDMUX_AUD6_TXD    0x120b0
403                                 MX6SX_PAD_CSI_VSYNC__AUDMUX_AUD6_RXD    0x130b0
404                                 MX6SX_PAD_CSI_PIXCLK__AUDMUX_MCLK       0x130b0
405                         >;
406                 };
408                 pinctrl_enet1: enet1grp {
409                         fsl,pins = <
410                                 MX6SX_PAD_ENET1_MDIO__ENET1_MDIO        0xa0b1
411                                 MX6SX_PAD_ENET1_MDC__ENET1_MDC          0xa0b1
412                                 MX6SX_PAD_RGMII1_TXC__ENET1_RGMII_TXC   0xa0b1
413                                 MX6SX_PAD_RGMII1_TD0__ENET1_TX_DATA_0   0xa0b1
414                                 MX6SX_PAD_RGMII1_TD1__ENET1_TX_DATA_1   0xa0b1
415                                 MX6SX_PAD_RGMII1_TD2__ENET1_TX_DATA_2   0xa0b1
416                                 MX6SX_PAD_RGMII1_TD3__ENET1_TX_DATA_3   0xa0b1
417                                 MX6SX_PAD_RGMII1_TX_CTL__ENET1_TX_EN    0xa0b1
418                                 MX6SX_PAD_RGMII1_RXC__ENET1_RX_CLK      0x3081
419                                 MX6SX_PAD_RGMII1_RD0__ENET1_RX_DATA_0   0x3081
420                                 MX6SX_PAD_RGMII1_RD1__ENET1_RX_DATA_1   0x3081
421                                 MX6SX_PAD_RGMII1_RD2__ENET1_RX_DATA_2   0x3081
422                                 MX6SX_PAD_RGMII1_RD3__ENET1_RX_DATA_3   0x3081
423                                 MX6SX_PAD_RGMII1_RX_CTL__ENET1_RX_EN    0x3081
424                                 MX6SX_PAD_ENET2_RX_CLK__ENET2_REF_CLK_25M       0x91
425                                 /* phy reset */
426                                 MX6SX_PAD_ENET2_CRS__GPIO2_IO_7         0x10b0
427                         >;
428                 };
430                 pinctrl_enet_3v3: enet3v3grp {
431                         fsl,pins = <
432                                 MX6SX_PAD_ENET2_COL__GPIO2_IO_6         0x80000000
433                         >;
434                 };
436                 pinctrl_enet2: enet2grp {
437                         fsl,pins = <
438                                 MX6SX_PAD_RGMII2_TXC__ENET2_RGMII_TXC   0xa0b9
439                                 MX6SX_PAD_RGMII2_TD0__ENET2_TX_DATA_0   0xa0b1
440                                 MX6SX_PAD_RGMII2_TD1__ENET2_TX_DATA_1   0xa0b1
441                                 MX6SX_PAD_RGMII2_TD2__ENET2_TX_DATA_2   0xa0b1
442                                 MX6SX_PAD_RGMII2_TD3__ENET2_TX_DATA_3   0xa0b1
443                                 MX6SX_PAD_RGMII2_TX_CTL__ENET2_TX_EN    0xa0b1
444                                 MX6SX_PAD_RGMII2_RXC__ENET2_RX_CLK      0x3081
445                                 MX6SX_PAD_RGMII2_RD0__ENET2_RX_DATA_0   0x3081
446                                 MX6SX_PAD_RGMII2_RD1__ENET2_RX_DATA_1   0x3081
447                                 MX6SX_PAD_RGMII2_RD2__ENET2_RX_DATA_2   0x3081
448                                 MX6SX_PAD_RGMII2_RD3__ENET2_RX_DATA_3   0x3081
449                                 MX6SX_PAD_RGMII2_RX_CTL__ENET2_RX_EN    0x3081
450                         >;
451                 };
453                 pinctrl_flexcan1: flexcan1grp {
454                         fsl,pins = <
455                                 MX6SX_PAD_QSPI1B_DQS__CAN1_TX           0x1b020
456                                 MX6SX_PAD_QSPI1A_SS1_B__CAN1_RX         0x1b020
457                         >;
458                 };
460                 pinctrl_flexcan2: flexcan2grp {
461                         fsl,pins = <
462                                 MX6SX_PAD_QSPI1B_SS1_B__CAN2_RX         0x1b020
463                                 MX6SX_PAD_QSPI1A_DQS__CAN2_TX           0x1b020
464                         >;
465                 };
467                 pinctrl_gpio_keys: gpio_keysgrp {
468                         fsl,pins = <
469                                 MX6SX_PAD_CSI_DATA04__GPIO1_IO_18 0x17059
470                                 MX6SX_PAD_CSI_DATA05__GPIO1_IO_19 0x17059
471                         >;
472                 };
474                 pinctrl_hp: hpgrp {
475                         fsl,pins = <
476                                 MX6SX_PAD_CSI_DATA03__GPIO1_IO_17 0x17059
477                         >;
478                 };
480                 pinctrl_i2c1: i2c1grp {
481                         fsl,pins = <
482                                 MX6SX_PAD_GPIO1_IO01__I2C1_SDA          0x4001b8b1
483                                 MX6SX_PAD_GPIO1_IO00__I2C1_SCL          0x4001b8b1
484                         >;
485                 };
487                 pinctrl_i2c3: i2c3grp {
488                         fsl,pins = <
489                                 MX6SX_PAD_KEY_ROW4__I2C3_SDA            0x4001b8b1
490                                 MX6SX_PAD_KEY_COL4__I2C3_SCL            0x4001b8b1
491                         >;
492                 };
494                 pinctrl_i2c4: i2c4grp {
495                         fsl,pins = <
496                                 MX6SX_PAD_CSI_DATA07__I2C4_SDA          0x4001b8b1
497                                 MX6SX_PAD_CSI_DATA06__I2C4_SCL          0x4001b8b1
498                         >;
499                 };
501                 pinctrl_lcd: lcdgrp {
502                         fsl,pins = <
503                                 MX6SX_PAD_LCD1_DATA00__LCDIF1_DATA_0 0x4001b0b0
504                                 MX6SX_PAD_LCD1_DATA01__LCDIF1_DATA_1 0x4001b0b0
505                                 MX6SX_PAD_LCD1_DATA02__LCDIF1_DATA_2 0x4001b0b0
506                                 MX6SX_PAD_LCD1_DATA03__LCDIF1_DATA_3 0x4001b0b0
507                                 MX6SX_PAD_LCD1_DATA04__LCDIF1_DATA_4 0x4001b0b0
508                                 MX6SX_PAD_LCD1_DATA05__LCDIF1_DATA_5 0x4001b0b0
509                                 MX6SX_PAD_LCD1_DATA06__LCDIF1_DATA_6 0x4001b0b0
510                                 MX6SX_PAD_LCD1_DATA07__LCDIF1_DATA_7 0x4001b0b0
511                                 MX6SX_PAD_LCD1_DATA08__LCDIF1_DATA_8 0x4001b0b0
512                                 MX6SX_PAD_LCD1_DATA09__LCDIF1_DATA_9 0x4001b0b0
513                                 MX6SX_PAD_LCD1_DATA10__LCDIF1_DATA_10 0x4001b0b0
514                                 MX6SX_PAD_LCD1_DATA11__LCDIF1_DATA_11 0x4001b0b0
515                                 MX6SX_PAD_LCD1_DATA12__LCDIF1_DATA_12 0x4001b0b0
516                                 MX6SX_PAD_LCD1_DATA13__LCDIF1_DATA_13 0x4001b0b0
517                                 MX6SX_PAD_LCD1_DATA14__LCDIF1_DATA_14 0x4001b0b0
518                                 MX6SX_PAD_LCD1_DATA15__LCDIF1_DATA_15 0x4001b0b0
519                                 MX6SX_PAD_LCD1_DATA16__LCDIF1_DATA_16 0x4001b0b0
520                                 MX6SX_PAD_LCD1_DATA17__LCDIF1_DATA_17 0x4001b0b0
521                                 MX6SX_PAD_LCD1_DATA18__LCDIF1_DATA_18 0x4001b0b0
522                                 MX6SX_PAD_LCD1_DATA19__LCDIF1_DATA_19 0x4001b0b0
523                                 MX6SX_PAD_LCD1_DATA20__LCDIF1_DATA_20 0x4001b0b0
524                                 MX6SX_PAD_LCD1_DATA21__LCDIF1_DATA_21 0x4001b0b0
525                                 MX6SX_PAD_LCD1_DATA22__LCDIF1_DATA_22 0x4001b0b0
526                                 MX6SX_PAD_LCD1_DATA23__LCDIF1_DATA_23 0x4001b0b0
527                                 MX6SX_PAD_LCD1_CLK__LCDIF1_CLK  0x4001b0b0
528                                 MX6SX_PAD_LCD1_ENABLE__LCDIF1_ENABLE 0x4001b0b0
529                                 MX6SX_PAD_LCD1_VSYNC__LCDIF1_VSYNC 0x4001b0b0
530                                 MX6SX_PAD_LCD1_HSYNC__LCDIF1_HSYNC 0x4001b0b0
531                                 MX6SX_PAD_LCD1_RESET__GPIO3_IO_27 0x4001b0b0
532                         >;
533                 };
535                 pinctrl_mqs: mqsgrp {
536                         fsl,pins = <
537                                 MX6SX_PAD_SD2_CLK__MQS_RIGHT 0x120b0
538                                 MX6SX_PAD_SD2_CMD__MQS_LEFT  0x120b0
539                         >;
540                 };
542                 pinctrl_pcie: pciegrp {
543                         fsl,pins = <
544                                 MX6SX_PAD_ENET1_COL__GPIO2_IO_0 0x10b0
545                         >;
546                 };
548                 pinctrl_pcie_reg: pciereggrp {
549                         fsl,pins = <
550                                 MX6SX_PAD_ENET1_CRS__GPIO2_IO_1 0x10b0
551                         >;
552                 };
554                 pinctrl_peri_3v3: peri3v3grp {
555                         fsl,pins = <
556                                 MX6SX_PAD_QSPI1A_DATA0__GPIO4_IO_16     0x80000000
557                         >;
558                 };
560                 pinctrl_pwm3: pwm3grp-1 {
561                         fsl,pins = <
562                                 MX6SX_PAD_SD1_DATA2__PWM3_OUT 0x110b0
563                         >;
564                 };
566                 pinctrl_qspi2: qspi2grp {
567                         fsl,pins = <
568                                 MX6SX_PAD_NAND_WP_B__QSPI2_A_DATA_0     0x70f1
569                                 MX6SX_PAD_NAND_READY_B__QSPI2_A_DATA_1  0x70f1
570                                 MX6SX_PAD_NAND_CE0_B__QSPI2_A_DATA_2    0x70f1
571                                 MX6SX_PAD_NAND_CE1_B__QSPI2_A_DATA_3    0x70f1
572                                 MX6SX_PAD_NAND_CLE__QSPI2_A_SCLK        0x70f1
573                                 MX6SX_PAD_NAND_ALE__QSPI2_A_SS0_B       0x70f1
574                                 MX6SX_PAD_NAND_DATA01__QSPI2_B_DATA_0   0x70f1
575                                 MX6SX_PAD_NAND_DATA00__QSPI2_B_DATA_1   0x70f1
576                                 MX6SX_PAD_NAND_WE_B__QSPI2_B_DATA_2     0x70f1
577                                 MX6SX_PAD_NAND_RE_B__QSPI2_B_DATA_3     0x70f1
578                                 MX6SX_PAD_NAND_DATA02__QSPI2_B_SCLK     0x70f1
579                                 MX6SX_PAD_NAND_DATA03__QSPI2_B_SS0_B    0x70f1
580                         >;
581                 };
583                 pinctrl_vcc_sd3: vccsd3grp {
584                         fsl,pins = <
585                                 MX6SX_PAD_KEY_COL1__GPIO2_IO_11         0x17059
586                         >;
587                 };
589                 pinctrl_sai1: sai1grp {
590                         fsl,pins = <
591                                 MX6SX_PAD_CSI_DATA00__SAI1_TX_BCLK      0x130b0
592                                 MX6SX_PAD_CSI_DATA01__SAI1_TX_SYNC      0x130b0
593                                 MX6SX_PAD_CSI_HSYNC__SAI1_TX_DATA_0     0x120b0
594                                 MX6SX_PAD_CSI_VSYNC__SAI1_RX_DATA_0     0x130b0
595                                 MX6SX_PAD_CSI_PIXCLK__AUDMUX_MCLK       0x130b0
596                         >;
597                 };
599                 pinctrl_spdif: spdifgrp {
600                         fsl,pins = <
601                                 MX6SX_PAD_SD4_DATA4__SPDIF_OUT          0x1b0b0
602                         >;
603                 };
605                 pinctrl_uart1: uart1grp {
606                         fsl,pins = <
607                                 MX6SX_PAD_GPIO1_IO04__UART1_DCE_TX      0x1b0b1
608                                 MX6SX_PAD_GPIO1_IO05__UART1_DCE_RX      0x1b0b1
609                         >;
610                 };
612                 pinctrl_uart5: uart5grp {
613                         fsl,pins = <
614                                 MX6SX_PAD_KEY_ROW3__UART5_DCE_RX        0x1b0b1
615                                 MX6SX_PAD_KEY_COL3__UART5_DCE_TX        0x1b0b1
616                                 MX6SX_PAD_KEY_ROW2__UART5_DCE_CTS       0x1b0b1
617                                 MX6SX_PAD_KEY_COL2__UART5_DCE_RTS       0x1b0b1
618                         >;
619                 };
621                 pinctrl_usb_otg1: usbotg1grp {
622                         fsl,pins = <
623                                 MX6SX_PAD_GPIO1_IO09__GPIO1_IO_9        0x10b0
624                         >;
625                 };
627                 pinctrl_usb_otg1_id: usbotg1idgrp {
628                         fsl,pins = <
629                                 MX6SX_PAD_GPIO1_IO10__ANATOP_OTG1_ID    0x17059
630                         >;
631                 };
633                 pinctrl_usb_otg2: usbot2ggrp {
634                         fsl,pins = <
635                                 MX6SX_PAD_GPIO1_IO12__GPIO1_IO_12       0x10b0
636                         >;
637                 };
639                 pinctrl_usdhc2: usdhc2grp {
640                         fsl,pins = <
641                                 MX6SX_PAD_SD2_CMD__USDHC2_CMD           0x17059
642                                 MX6SX_PAD_SD2_CLK__USDHC2_CLK           0x10059
643                                 MX6SX_PAD_SD2_DATA0__USDHC2_DATA0       0x17059
644                                 MX6SX_PAD_SD2_DATA1__USDHC2_DATA1       0x17059
645                                 MX6SX_PAD_SD2_DATA2__USDHC2_DATA2       0x17059
646                                 MX6SX_PAD_SD2_DATA3__USDHC2_DATA3       0x17059
647                         >;
648                 };
650                 pinctrl_usdhc3: usdhc3grp {
651                         fsl,pins = <
652                                 MX6SX_PAD_SD3_CMD__USDHC3_CMD           0x17059
653                                 MX6SX_PAD_SD3_CLK__USDHC3_CLK           0x10059
654                                 MX6SX_PAD_SD3_DATA0__USDHC3_DATA0       0x17059
655                                 MX6SX_PAD_SD3_DATA1__USDHC3_DATA1       0x17059
656                                 MX6SX_PAD_SD3_DATA2__USDHC3_DATA2       0x17059
657                                 MX6SX_PAD_SD3_DATA3__USDHC3_DATA3       0x17059
658                                 MX6SX_PAD_SD3_DATA4__USDHC3_DATA4       0x17059
659                                 MX6SX_PAD_SD3_DATA5__USDHC3_DATA5       0x17059
660                                 MX6SX_PAD_SD3_DATA6__USDHC3_DATA6       0x17059
661                                 MX6SX_PAD_SD3_DATA7__USDHC3_DATA7       0x17059
662                                 MX6SX_PAD_KEY_COL0__GPIO2_IO_10         0x17059 /* CD */
663                                 MX6SX_PAD_KEY_ROW0__GPIO2_IO_15         0x17059 /* WP */
664                         >;
665                 };
667                 pinctrl_usdhc3_100mhz: usdhc3grp-100mhz {
668                         fsl,pins = <
669                                 MX6SX_PAD_SD3_CMD__USDHC3_CMD           0x170b9
670                                 MX6SX_PAD_SD3_CLK__USDHC3_CLK           0x100b9
671                                 MX6SX_PAD_SD3_DATA0__USDHC3_DATA0       0x170b9
672                                 MX6SX_PAD_SD3_DATA1__USDHC3_DATA1       0x170b9
673                                 MX6SX_PAD_SD3_DATA2__USDHC3_DATA2       0x170b9
674                                 MX6SX_PAD_SD3_DATA3__USDHC3_DATA3       0x170b9
675                                 MX6SX_PAD_SD3_DATA4__USDHC3_DATA4       0x170b9
676                                 MX6SX_PAD_SD3_DATA5__USDHC3_DATA5       0x170b9
677                                 MX6SX_PAD_SD3_DATA6__USDHC3_DATA6       0x170b9
678                                 MX6SX_PAD_SD3_DATA7__USDHC3_DATA7       0x170b9
679                         >;
680                 };
682                 pinctrl_usdhc3_200mhz: usdhc3grp-200mhz {
683                         fsl,pins = <
684                                 MX6SX_PAD_SD3_CMD__USDHC3_CMD           0x170f9
685                                 MX6SX_PAD_SD3_CLK__USDHC3_CLK           0x100f9
686                                 MX6SX_PAD_SD3_DATA0__USDHC3_DATA0       0x170f9
687                                 MX6SX_PAD_SD3_DATA1__USDHC3_DATA1       0x170f9
688                                 MX6SX_PAD_SD3_DATA2__USDHC3_DATA2       0x170f9
689                                 MX6SX_PAD_SD3_DATA3__USDHC3_DATA3       0x170f9
690                                 MX6SX_PAD_SD3_DATA4__USDHC3_DATA4       0x170f9
691                                 MX6SX_PAD_SD3_DATA5__USDHC3_DATA5       0x170f9
692                                 MX6SX_PAD_SD3_DATA6__USDHC3_DATA6       0x170f9
693                                 MX6SX_PAD_SD3_DATA7__USDHC3_DATA7       0x170f9
694                         >;
695                 };
697                 pinctrl_usdhc4: usdhc4grp {
698                         fsl,pins = <
699                                 MX6SX_PAD_SD4_CMD__USDHC4_CMD           0x17059
700                                 MX6SX_PAD_SD4_CLK__USDHC4_CLK           0x10059
701                                 MX6SX_PAD_SD4_DATA0__USDHC4_DATA0       0x17059
702                                 MX6SX_PAD_SD4_DATA1__USDHC4_DATA1       0x17059
703                                 MX6SX_PAD_SD4_DATA2__USDHC4_DATA2       0x17059
704                                 MX6SX_PAD_SD4_DATA3__USDHC4_DATA3       0x17059
705                                 MX6SX_PAD_SD4_DATA7__GPIO6_IO_21        0x17059 /* CD */
706                                 MX6SX_PAD_SD4_DATA6__GPIO6_IO_20        0x17059 /* WP */
707                         >;
708                 };
710                 pinctrl_wdog: wdoggrp {
711                         fsl,pins = <
712                                 MX6SX_PAD_GPIO1_IO13__WDOG1_WDOG_ANY 0x30b0
713                         >;
714                 };
715         };