2 * Copyright 2013-2014 Freescale Semiconductor, Inc.
5 * This file is dual-licensed: you can use it either under the terms
6 * of the GPL or the X11 license, at your option. Note that this dual
7 * licensing only applies to this file, and not this project as a
10 * a) This file is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
15 * This file is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public
21 * License along with this file; if not, write to the Free
22 * Software Foundation, Inc., 51 Franklin St, Fifth Floor, Boston,
27 * b) Permission is hereby granted, free of charge, to any person
28 * obtaining a copy of this software and associated documentation
29 * files (the "Software"), to deal in the Software without
30 * restriction, including without limitation the rights to use,
31 * copy, modify, merge, publish, distribute, sublicense, and/or
32 * sell copies of the Software, and to permit persons to whom the
33 * Software is furnished to do so, subject to the following
36 * The above copyright notice and this permission notice shall be
37 * included in all copies or substantial portions of the Software.
39 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
40 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
41 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
42 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
43 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
44 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
45 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
46 * OTHER DEALINGS IN THE SOFTWARE.
50 #include "ls1021a.dtsi"
53 model = "LS1021A QDS Board";
54 compatible = "fsl,ls1021a-qds", "fsl,ls1021a";
57 enet0_rgmii_phy = &rgmii_phy1;
58 enet1_rgmii_phy = &rgmii_phy2;
59 enet2_rgmii_phy = &rgmii_phy3;
60 enet0_sgmii_phy = &sgmii_phy1c;
61 enet1_sgmii_phy = &sgmii_phy1d;
64 sys_mclk: clock-mclk {
65 compatible = "fixed-clock";
67 clock-frequency = <24576000>;
71 compatible = "simple-bus";
75 reg_3p3v: regulator@0 {
76 compatible = "regulator-fixed";
78 regulator-name = "3P3V";
79 regulator-min-microvolt = <3300000>;
80 regulator-max-microvolt = <3300000>;
86 compatible = "simple-audio-card";
87 simple-audio-card,format = "i2s";
88 simple-audio-card,widgets =
89 "Microphone", "Microphone Jack",
90 "Headphone", "Headphone Jack",
91 "Speaker", "Speaker Ext",
92 "Line", "Line In Jack";
93 simple-audio-card,routing =
94 "MIC_IN", "Microphone Jack",
95 "Microphone Jack", "Mic Bias",
96 "LINE_IN", "Line In Jack",
97 "Headphone Jack", "HP_OUT",
98 "Speaker Ext", "LINE_OUT";
100 simple-audio-card,cpu {
106 simple-audio-card,codec {
107 sound-dai = <&codec>;
118 dspiflash: at45db021d@0 {
119 #address-cells = <1>;
121 compatible = "atmel,at45db021d", "atmel,at45", "atmel,dataflash";
122 spi-max-frequency = <16000000>;
130 tbi-handle = <&tbi0>;
131 phy-handle = <&sgmii_phy1c>;
132 phy-connection-type = "sgmii";
137 tbi-handle = <&tbi0>;
138 phy-handle = <&sgmii_phy1d>;
139 phy-connection-type = "sgmii";
144 phy-handle = <&rgmii_phy3>;
145 phy-connection-type = "rgmii-id";
157 compatible = "nxp,pca9547";
159 #address-cells = <1>;
163 #address-cells = <1>;
168 compatible = "dallas,ds3232";
170 interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
175 #address-cells = <1>;
180 compatible = "ti,ina220";
182 shunt-resistor = <1000>;
186 compatible = "ti,ina220";
188 shunt-resistor = <1000>;
193 #address-cells = <1>;
198 compatible = "atmel,24c512";
203 compatible = "atmel,24c512";
208 compatible = "adi,adt7461a";
214 #address-cells = <1>;
219 #sound-dai-cells = <0>;
220 compatible = "fsl,sgtl5000";
222 VDDA-supply = <®_3p3v>;
223 VDDIO-supply = <®_3p3v>;
224 clocks = <&sys_mclk>;
231 #address-cells = <2>;
233 /* NOR, NAND Flashes and FPGA on board */
234 ranges = <0x0 0x0 0x0 0x60000000 0x08000000
235 0x2 0x0 0x0 0x7e800000 0x00010000
236 0x3 0x0 0x0 0x7fb00000 0x00000100>;
240 #address-cells = <1>;
242 compatible = "cfi-flash";
243 reg = <0x0 0x0 0x8000000>;
250 compatible = "fsl,ifc-nand";
251 reg = <0x2 0x0 0x10000>;
254 fpga: board-control@3,0 {
255 #address-cells = <1>;
257 compatible = "simple-bus";
258 reg = <0x3 0x0 0x0000100>;
261 ranges = <0 3 0 0x100>;
264 compatible = "mdio-mux-mmioreg";
265 mdio-parent-bus = <&mdio0>;
266 #address-cells = <1>;
268 reg = <0x54 1>; /* BRDCFG4 */
269 mux-mask = <0xe0>; /* EMI1[2:0] */
272 ls1021amdio0: mdio@0 {
274 #address-cells = <1>;
276 rgmii_phy1: ethernet-phy@1 {
281 ls1021amdio1: mdio@20 {
283 #address-cells = <1>;
285 rgmii_phy2: ethernet-phy@2 {
290 ls1021amdio2: mdio@40 {
292 #address-cells = <1>;
294 rgmii_phy3: ethernet-phy@3 {
299 ls1021amdio3: mdio@60 {
301 #address-cells = <1>;
303 sgmii_phy1c: ethernet-phy@1c {
308 ls1021amdio4: mdio@80 {
310 #address-cells = <1>;
312 sgmii_phy1d: ethernet-phy@1d {
327 device_type = "tbi-phy";