1 // SPDX-License-Identifier: GPL-2.0
2 // Copyright (c) 2018 Nuvoton Technology tomer.maimon@nuvoton.com
3 // Copyright 2018 Google, Inc.
5 #include <dt-bindings/interrupt-controller/arm-gic.h>
6 #include <dt-bindings/clock/nuvoton,npcm7xx-clock.h>
7 #include <dt-bindings/reset/nuvoton,npcm7xx-reset.h>
12 interrupt-parent = <&gic>;
14 /* external reference clock */
15 clk_refclk: clk_refclk {
16 compatible = "fixed-clock";
18 clock-frequency = <25000000>;
19 clock-output-names = "refclk";
22 /* external reference clock for cpu. float in normal operation */
23 clk_sysbypck: clk_sysbypck {
24 compatible = "fixed-clock";
26 clock-frequency = <800000000>;
27 clock-output-names = "sysbypck";
30 /* external reference clock for MC. float in normal operation */
31 clk_mcbypck: clk_mcbypck {
32 compatible = "fixed-clock";
34 clock-frequency = <800000000>;
35 clock-output-names = "mcbypck";
38 /* external clock signal rg1refck, supplied by the phy */
39 clk_rg1refck: clk_rg1refck {
40 compatible = "fixed-clock";
42 clock-frequency = <125000000>;
43 clock-output-names = "clk_rg1refck";
46 /* external clock signal rg2refck, supplied by the phy */
47 clk_rg2refck: clk_rg2refck {
48 compatible = "fixed-clock";
50 clock-frequency = <125000000>;
51 clock-output-names = "clk_rg2refck";
55 compatible = "fixed-clock";
57 clock-frequency = <50000000>;
58 clock-output-names = "clk_xin";
64 compatible = "simple-bus";
65 interrupt-parent = <&gic>;
66 ranges = <0x0 0xf0000000 0x00900000>;
69 compatible = "arm,cortex-a9-scu";
70 reg = <0x3fe000 0x1000>;
73 l2: cache-controller@3fc000 {
74 compatible = "arm,pl310-cache";
75 reg = <0x3fc000 0x1000>;
76 interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
79 clocks = <&clk NPCM7XX_CLK_AXI>;
83 gic: interrupt-controller@3ff000 {
84 compatible = "arm,cortex-a9-gic";
86 #interrupt-cells = <3>;
87 reg = <0x3ff000 0x1000>,
92 compatible = "nuvoton,npcm750-gcr", "syscon", "simple-mfd";
93 reg = <0x800000 0x1000>;
97 compatible = "nuvoton,npcm750-rst", "syscon", "simple-mfd";
98 reg = <0x801000 0x6C>;
103 #address-cells = <1>;
105 compatible = "simple-bus";
106 interrupt-parent = <&gic>;
109 rstc: rstc@f0801000 {
110 compatible = "nuvoton,npcm750-reset";
111 reg = <0xf0801000 0x70>;
115 clk: clock-controller@f0801000 {
116 compatible = "nuvoton,npcm750-clk", "syscon";
119 reg = <0xf0801000 0x1000>;
120 clock-names = "refclk", "sysbypck", "mcbypck";
121 clocks = <&clk_refclk>, <&clk_sysbypck>, <&clk_mcbypck>;
124 gmac0: eth@f0802000 {
125 device_type = "network";
126 compatible = "snps,dwmac";
127 reg = <0xf0802000 0x2000>;
128 interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
129 interrupt-names = "macirq";
131 clocks = <&clk_rg1refck>, <&clk NPCM7XX_CLK_AHB>;
132 clock-names = "stmmaceth", "clk_gmac";
133 pinctrl-names = "default";
134 pinctrl-0 = <&rg1_pins
139 ehci1: usb@f0806000 {
140 compatible = "nuvoton,npcm750-ehci";
141 reg = <0xf0806000 0x1000>;
142 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
147 compatible = "nuvoton,npcm750-fiu";
148 #address-cells = <1>;
150 reg = <0xfb000000 0x1000>;
151 reg-names = "control", "memory";
152 clocks = <&clk NPCM7XX_CLK_SPI0>;
153 clock-names = "clk_spi0";
158 compatible = "nuvoton,npcm750-fiu";
159 #address-cells = <1>;
161 reg = <0xc0000000 0x1000>;
162 reg-names = "control", "memory";
163 clocks = <&clk NPCM7XX_CLK_SPI3>;
164 clock-names = "clk_spi3";
165 pinctrl-names = "default";
166 pinctrl-0 = <&spi3_pins>;
171 compatible = "nuvoton,npcm750-fiu";
172 #address-cells = <1>;
174 reg = <0xfb001000 0x1000>;
175 reg-names = "control", "memory";
176 clocks = <&clk NPCM7XX_CLK_SPIX>;
177 clock-names = "clk_spix";
182 #address-cells = <1>;
184 compatible = "simple-bus";
185 interrupt-parent = <&gic>;
186 ranges = <0x0 0xf0000000 0x00300000>;
188 lpc_kcs: lpc_kcs@7000 {
189 compatible = "nuvoton,npcm750-lpc-kcs", "simple-mfd", "syscon";
193 #address-cells = <1>;
195 ranges = <0x0 0x7000 0x40>;
198 compatible = "nuvoton,npcm750-kcs-bmc";
200 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
206 compatible = "nuvoton,npcm750-kcs-bmc";
208 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
214 compatible = "nuvoton,npcm750-kcs-bmc";
216 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
223 compatible = "nuvoton,npcm750-pspi";
224 reg = <0x200000 0x1000>;
225 pinctrl-names = "default";
226 pinctrl-0 = <&pspi1_pins>;
227 #address-cells = <1>;
229 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
230 clocks = <&clk NPCM7XX_CLK_APB5>;
231 clock-names = "clk_apb5";
232 resets = <&rstc NPCM7XX_RESET_IPSRST2 NPCM7XX_RESET_PSPI1>;
237 compatible = "nuvoton,npcm750-pspi";
238 reg = <0x201000 0x1000>;
239 pinctrl-names = "default";
240 pinctrl-0 = <&pspi2_pins>;
241 #address-cells = <1>;
243 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
244 clocks = <&clk NPCM7XX_CLK_APB5>;
245 clock-names = "clk_apb5";
246 resets = <&rstc NPCM7XX_RESET_IPSRST2 NPCM7XX_RESET_PSPI2>;
251 compatible = "nuvoton,npcm750-timer";
252 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
254 clocks = <&clk NPCM7XX_CLK_TIMER>;
257 watchdog0: watchdog@801C {
258 compatible = "nuvoton,npcm750-wdt";
259 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
262 clocks = <&clk NPCM7XX_CLK_TIMER>;
265 watchdog1: watchdog@901C {
266 compatible = "nuvoton,npcm750-wdt";
267 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
270 clocks = <&clk NPCM7XX_CLK_TIMER>;
273 watchdog2: watchdog@a01C {
274 compatible = "nuvoton,npcm750-wdt";
275 interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
278 clocks = <&clk NPCM7XX_CLK_TIMER>;
281 serial0: serial@1000 {
282 compatible = "nuvoton,npcm750-uart";
283 reg = <0x1000 0x1000>;
284 clocks = <&clk NPCM7XX_CLK_UART>;
285 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
290 serial1: serial@2000 {
291 compatible = "nuvoton,npcm750-uart";
292 reg = <0x2000 0x1000>;
293 clocks = <&clk NPCM7XX_CLK_UART>;
294 interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
299 serial2: serial@3000 {
300 compatible = "nuvoton,npcm750-uart";
301 reg = <0x3000 0x1000>;
302 clocks = <&clk NPCM7XX_CLK_UART>;
303 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
308 serial3: serial@4000 {
309 compatible = "nuvoton,npcm750-uart";
310 reg = <0x4000 0x1000>;
311 clocks = <&clk NPCM7XX_CLK_UART>;
312 interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
318 compatible = "nuvoton,npcm750-rng";
324 compatible = "nuvoton,npcm750-adc";
326 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
327 clocks = <&clk NPCM7XX_CLK_ADC>;
328 resets = <&rstc NPCM7XX_RESET_IPSRST1 NPCM7XX_RESET_ADC>;
332 pwm_fan: pwm-fan-controller@103000 {
333 #address-cells = <1>;
335 compatible = "nuvoton,npcm750-pwm-fan";
336 reg = <0x103000 0x2000>, <0x180000 0x8000>;
337 reg-names = "pwm", "fan";
338 clocks = <&clk NPCM7XX_CLK_APB3>,
339 <&clk NPCM7XX_CLK_APB4>;
340 clock-names = "pwm","fan";
341 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
342 <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
343 <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
344 <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
345 <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
346 <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
347 <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
348 <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
349 pinctrl-names = "default";
350 pinctrl-0 = <&pwm0_pins &pwm1_pins
351 &pwm2_pins &pwm3_pins
352 &pwm4_pins &pwm5_pins
353 &pwm6_pins &pwm7_pins
354 &fanin0_pins &fanin1_pins
355 &fanin2_pins &fanin3_pins
356 &fanin4_pins &fanin5_pins
357 &fanin6_pins &fanin7_pins
358 &fanin8_pins &fanin9_pins
359 &fanin10_pins &fanin11_pins
360 &fanin12_pins &fanin13_pins
361 &fanin14_pins &fanin15_pins>;
366 reg = <0x80000 0x1000>;
367 compatible = "nuvoton,npcm750-i2c";
368 #address-cells = <1>;
370 clocks = <&clk NPCM7XX_CLK_APB2>;
371 interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
372 pinctrl-names = "default";
373 pinctrl-0 = <&smb0_pins>;
378 reg = <0x81000 0x1000>;
379 compatible = "nuvoton,npcm750-i2c";
380 #address-cells = <1>;
382 clocks = <&clk NPCM7XX_CLK_APB2>;
383 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
384 pinctrl-names = "default";
385 pinctrl-0 = <&smb1_pins>;
390 reg = <0x82000 0x1000>;
391 compatible = "nuvoton,npcm750-i2c";
392 #address-cells = <1>;
394 clocks = <&clk NPCM7XX_CLK_APB2>;
395 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
396 pinctrl-names = "default";
397 pinctrl-0 = <&smb2_pins>;
402 reg = <0x83000 0x1000>;
403 compatible = "nuvoton,npcm750-i2c";
404 #address-cells = <1>;
406 clocks = <&clk NPCM7XX_CLK_APB2>;
407 interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
408 pinctrl-names = "default";
409 pinctrl-0 = <&smb3_pins>;
414 reg = <0x84000 0x1000>;
415 compatible = "nuvoton,npcm750-i2c";
416 #address-cells = <1>;
418 clocks = <&clk NPCM7XX_CLK_APB2>;
419 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
420 pinctrl-names = "default";
421 pinctrl-0 = <&smb4_pins>;
426 reg = <0x85000 0x1000>;
427 compatible = "nuvoton,npcm750-i2c";
428 #address-cells = <1>;
430 clocks = <&clk NPCM7XX_CLK_APB2>;
431 interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
432 pinctrl-names = "default";
433 pinctrl-0 = <&smb5_pins>;
438 reg = <0x86000 0x1000>;
439 compatible = "nuvoton,npcm750-i2c";
440 #address-cells = <1>;
442 clocks = <&clk NPCM7XX_CLK_APB2>;
443 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
444 pinctrl-names = "default";
445 pinctrl-0 = <&smb6_pins>;
450 reg = <0x87000 0x1000>;
451 compatible = "nuvoton,npcm750-i2c";
452 #address-cells = <1>;
454 clocks = <&clk NPCM7XX_CLK_APB2>;
455 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
456 pinctrl-names = "default";
457 pinctrl-0 = <&smb7_pins>;
462 reg = <0x88000 0x1000>;
463 compatible = "nuvoton,npcm750-i2c";
464 #address-cells = <1>;
466 clocks = <&clk NPCM7XX_CLK_APB2>;
467 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
468 pinctrl-names = "default";
469 pinctrl-0 = <&smb8_pins>;
474 reg = <0x89000 0x1000>;
475 compatible = "nuvoton,npcm750-i2c";
476 #address-cells = <1>;
478 clocks = <&clk NPCM7XX_CLK_APB2>;
479 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
480 pinctrl-names = "default";
481 pinctrl-0 = <&smb9_pins>;
486 reg = <0x8a000 0x1000>;
487 compatible = "nuvoton,npcm750-i2c";
488 #address-cells = <1>;
490 clocks = <&clk NPCM7XX_CLK_APB2>;
491 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
492 pinctrl-names = "default";
493 pinctrl-0 = <&smb10_pins>;
498 reg = <0x8b000 0x1000>;
499 compatible = "nuvoton,npcm750-i2c";
500 #address-cells = <1>;
502 clocks = <&clk NPCM7XX_CLK_APB2>;
503 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
504 pinctrl-names = "default";
505 pinctrl-0 = <&smb11_pins>;
510 reg = <0x8c000 0x1000>;
511 compatible = "nuvoton,npcm750-i2c";
512 #address-cells = <1>;
514 clocks = <&clk NPCM7XX_CLK_APB2>;
515 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
516 pinctrl-names = "default";
517 pinctrl-0 = <&smb12_pins>;
522 reg = <0x8d000 0x1000>;
523 compatible = "nuvoton,npcm750-i2c";
524 #address-cells = <1>;
526 clocks = <&clk NPCM7XX_CLK_APB2>;
527 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
528 pinctrl-names = "default";
529 pinctrl-0 = <&smb13_pins>;
534 reg = <0x8e000 0x1000>;
535 compatible = "nuvoton,npcm750-i2c";
536 #address-cells = <1>;
538 clocks = <&clk NPCM7XX_CLK_APB2>;
539 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
540 pinctrl-names = "default";
541 pinctrl-0 = <&smb14_pins>;
546 reg = <0x8f000 0x1000>;
547 compatible = "nuvoton,npcm750-i2c";
548 #address-cells = <1>;
550 clocks = <&clk NPCM7XX_CLK_APB2>;
551 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
552 pinctrl-names = "default";
553 pinctrl-0 = <&smb15_pins>;
559 pinctrl: pinctrl@f0800000 {
560 #address-cells = <1>;
562 compatible = "nuvoton,npcm750-pinctrl", "syscon", "simple-mfd";
563 ranges = <0 0xf0010000 0x8000>;
564 gpio0: gpio@f0010000 {
568 interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
569 gpio-ranges = <&pinctrl 0 0 32>;
571 gpio1: gpio@f0011000 {
575 interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>;
576 gpio-ranges = <&pinctrl 0 32 32>;
578 gpio2: gpio@f0012000 {
582 interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
583 gpio-ranges = <&pinctrl 0 64 32>;
585 gpio3: gpio@f0013000 {
589 interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
590 gpio-ranges = <&pinctrl 0 96 32>;
592 gpio4: gpio@f0014000 {
596 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
597 gpio-ranges = <&pinctrl 0 128 32>;
599 gpio5: gpio@f0015000 {
603 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
604 gpio-ranges = <&pinctrl 0 160 32>;
606 gpio6: gpio@f0016000 {
610 interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
611 gpio-ranges = <&pinctrl 0 192 32>;
613 gpio7: gpio@f0017000 {
617 interrupts = <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
618 gpio-ranges = <&pinctrl 0 224 32>;
621 iox1_pins: iox1-pins {
625 iox2_pins: iox2-pins {
629 smb1d_pins: smb1d-pins {
633 smb2d_pins: smb2d-pins {
637 lkgpo1_pins: lkgpo1-pins {
641 lkgpo2_pins: lkgpo2-pins {
645 ioxh_pins: ioxh-pins {
649 gspi_pins: gspi-pins {
653 smb5b_pins: smb5b-pins {
657 smb5c_pins: smb5c-pins {
661 lkgpo0_pins: lkgpo0-pins {
665 pspi2_pins: pspi2-pins {
669 smb4den_pins: smb4den-pins {
671 function = "smb4den";
673 smb4b_pins: smb4b-pins {
677 smb4c_pins: smb4c-pins {
681 smb15_pins: smb15-pins {
685 smb4d_pins: smb4d-pins {
689 smb14_pins: smb14-pins {
693 smb5_pins: smb5-pins {
697 smb4_pins: smb4-pins {
701 smb3_pins: smb3-pins {
705 spi0cs1_pins: spi0cs1-pins {
707 function = "spi0cs1";
709 spi0cs2_pins: spi0cs2-pins {
711 function = "spi0cs2";
713 spi0cs3_pins: spi0cs3-pins {
715 function = "spi0cs3";
717 smb3c_pins: smb3c-pins {
721 smb3b_pins: smb3b-pins {
725 bmcuart0a_pins: bmcuart0a-pins {
726 groups = "bmcuart0a";
727 function = "bmcuart0a";
729 uart1_pins: uart1-pins {
733 jtag2_pins: jtag2-pins {
737 bmcuart1_pins: bmcuart1-pins {
739 function = "bmcuart1";
741 uart2_pins: uart2-pins {
745 bmcuart0b_pins: bmcuart0b-pins {
746 groups = "bmcuart0b";
747 function = "bmcuart0b";
749 r1err_pins: r1err-pins {
753 r1md_pins: r1md-pins {
757 smb3d_pins: smb3d-pins {
761 fanin0_pins: fanin0-pins {
765 fanin1_pins: fanin1-pins {
769 fanin2_pins: fanin2-pins {
773 fanin3_pins: fanin3-pins {
777 fanin4_pins: fanin4-pins {
781 fanin5_pins: fanin5-pins {
785 fanin6_pins: fanin6-pins {
789 fanin7_pins: fanin7-pins {
793 fanin8_pins: fanin8-pins {
797 fanin9_pins: fanin9-pins {
801 fanin10_pins: fanin10-pins {
803 function = "fanin10";
805 fanin11_pins: fanin11-pins {
807 function = "fanin11";
809 fanin12_pins: fanin12-pins {
811 function = "fanin12";
813 fanin13_pins: fanin13-pins {
815 function = "fanin13";
817 fanin14_pins: fanin14-pins {
819 function = "fanin14";
821 fanin15_pins: fanin15-pins {
823 function = "fanin15";
825 pwm0_pins: pwm0-pins {
829 pwm1_pins: pwm1-pins {
833 pwm2_pins: pwm2-pins {
837 pwm3_pins: pwm3-pins {
845 r2err_pins: r2err-pins {
849 r2md_pins: r2md-pins {
853 ga20kbc_pins: ga20kbc-pins {
855 function = "ga20kbc";
857 smb5d_pins: smb5d-pins {
865 espi_pins: espi-pins {
873 rg1mdio_pins: rg1mdio-pins {
875 function = "rg1mdio";
885 smb0_pins: smb0-pins {
889 smb1_pins: smb1-pins {
893 smb2_pins: smb2-pins {
897 smb2c_pins: smb2c-pins {
901 smb2b_pins: smb2b-pins {
905 smb1c_pins: smb1c-pins {
909 smb1b_pins: smb1b-pins {
913 smb8_pins: smb8-pins {
917 smb9_pins: smb9-pins {
921 smb10_pins: smb10-pins {
925 smb11_pins: smb11-pins {
933 sd1pwr_pins: sd1pwr-pins {
937 pwm4_pins: pwm4-pins {
941 pwm5_pins: pwm5-pins {
945 pwm6_pins: pwm6-pins {
949 pwm7_pins: pwm7-pins {
953 mmc8_pins: mmc8-pins {
961 mmcwp_pins: mmcwp-pins {
965 mmccd_pins: mmccd-pins {
969 mmcrst_pins: mmcrst-pins {
973 clkout_pins: clkout-pins {
977 serirq_pins: serirq-pins {
981 lpcclk_pins: lpcclk-pins {
985 scipme_pins: scipme-pins {
993 smb6_pins: smb6-pins {
997 smb7_pins: smb7-pins {
1001 pspi1_pins: pspi1-pins {
1005 faninx_pins: faninx-pins {
1007 function = "faninx";
1013 spi3_pins: spi3-pins {
1017 spi3cs1_pins: spi3cs1-pins {
1019 function = "spi3cs1";
1021 spi3quad_pins: spi3quad-pins {
1022 groups = "spi3quad";
1023 function = "spi3quad";
1025 spi3cs2_pins: spi3cs2-pins {
1027 function = "spi3cs2";
1029 spi3cs3_pins: spi3cs3-pins {
1031 function = "spi3cs3";
1033 nprd_smi_pins: nprd-smi-pins {
1034 groups = "nprd_smi";
1035 function = "nprd_smi";
1037 smb0b_pins: smb0b-pins {
1041 smb0c_pins: smb0c-pins {
1045 smb0den_pins: smb0den-pins {
1047 function = "smb0den";
1049 smb0d_pins: smb0d-pins {
1053 ddc_pins: ddc-pins {
1057 rg2mdio_pins: rg2mdio-pins {
1059 function = "rg2mdio";
1061 wdog1_pins: wdog1-pins {
1065 wdog2_pins: wdog2-pins {
1069 smb12_pins: smb12-pins {
1073 smb13_pins: smb13-pins {
1077 spix_pins: spix-pins {
1081 spixcs1_pins: spixcs1-pins {
1083 function = "spixcs1";
1085 clkreq_pins: clkreq-pins {
1087 function = "clkreq";
1089 hgpio0_pins: hgpio0-pins {
1091 function = "hgpio0";
1093 hgpio1_pins: hgpio1-pins {
1095 function = "hgpio1";
1097 hgpio2_pins: hgpio2-pins {
1099 function = "hgpio2";
1101 hgpio3_pins: hgpio3-pins {
1103 function = "hgpio3";
1105 hgpio4_pins: hgpio4-pins {
1107 function = "hgpio4";
1109 hgpio5_pins: hgpio5-pins {
1111 function = "hgpio5";
1113 hgpio6_pins: hgpio6-pins {
1115 function = "hgpio6";
1117 hgpio7_pins: hgpio7-pins {
1119 function = "hgpio7";