1 /* SPDX-License-Identifier: GPL-2.0-only */
3 * TI DaVinci clock definitions
5 * Copyright (C) 2006-2007 Texas Instruments.
6 * Copyright (C) 2008-2009 Deep Root Systems, LLC
9 #ifndef __ARCH_ARM_DAVINCI_CLOCK_H
10 #define __ARCH_ARM_DAVINCI_CLOCK_H
12 /* PLL/Reset register offsets */
14 #define PLLCTL_PLLEN BIT(0)
15 #define PLLCTL_PLLPWRDN BIT(1)
16 #define PLLCTL_PLLRST BIT(3)
17 #define PLLCTL_PLLDIS BIT(4)
18 #define PLLCTL_PLLENSRC BIT(5)
19 #define PLLCTL_CLKMODE BIT(8)
22 #define PLLM_PLLM_MASK 0xff
32 #define PLLALNCTL 0x140
33 #define PLLDCHANGE 0x144
35 #define PLLCKSTAT 0x14c
36 #define PLLSYSTAT 0x150
43 #define PLLDIV_EN BIT(15)
44 #define PLLDIV_RATIO_MASK 0x1f
47 * OMAP-L138 system reference guide recommends a wait for 4 OSCIN/CLKIN
48 * cycles to ensure that the PLLC has switched to bypass mode. Delay of 1us
49 * ensures we are good for all > 4MHz OSCIN/CLKIN inputs. Typically the input
50 * is ~25MHz. Units are micro seconds.
52 #define PLL_BYPASS_TIME 1
53 /* From OMAP-L138 datasheet table 6-4. Units are micro seconds */
54 #define PLL_RESET_TIME 1
56 * From OMAP-L138 datasheet table 6-4; assuming prediv = 1, sqrt(pllm) = 4
57 * Units are micro seconds.
59 #define PLL_LOCK_TIME 20