1 // SPDX-License-Identifier: GPL-2.0-only
3 * DPLL + CORE_CLK composite clock functions
5 * Copyright (C) 2005-2008 Texas Instruments, Inc.
6 * Copyright (C) 2004-2010 Nokia Corporation
9 * Richard Woodruff <r-woodruff2@ti.com>
12 * Based on earlier work by Tuukka Tikkanen, Tony Lindgren,
13 * Gordon McNutt and RidgeRun, Inc.
15 * XXX The DPLL and CORE clocks should be split into two separate clock
20 #include <linux/kernel.h>
21 #include <linux/errno.h>
22 #include <linux/clk.h>
26 #include "clock2xxx.h"
29 #include "cm-regbits-24xx.h"
33 /* #define DOWN_VARIABLE_DPLL 1 */ /* Experimental */
36 * dpll_core_ck: pointer to the combined dpll_ck + core_ck on OMAP2xxx
37 * (currently defined as "dpll_ck" in the OMAP2xxx clock tree). Set
38 * during dpll_ck init and used later by omap2xxx_clk_get_core_rate().
40 static struct clk_hw_omap
*dpll_core_ck
;
43 * omap2xxx_clk_get_core_rate - return the CORE_CLK rate
45 * Returns the CORE_CLK rate. CORE_CLK can have one of three rate
46 * sources on OMAP2xxx: the DPLL CLKOUT rate, DPLL CLKOUTX2, or 32KHz
47 * (the latter is unusual). This currently should be called with
48 * struct clk *dpll_ck, which is a composite clock of dpll_ck and
51 unsigned long omap2xxx_clk_get_core_rate(void)
56 WARN_ON(!dpll_core_ck
);
58 core_clk
= omap2_get_dpll_rate(dpll_core_ck
);
60 v
= omap2xxx_cm_get_core_clk_src();
62 if (v
== CORE_CLK_SRC_32K
)
71 * Uses the current prcm set to tell if a rate is valid.
72 * You can go slower, but not faster within a given rate set.
74 static long omap2_dpllcore_round_rate(unsigned long target_rate
)
76 u32 high
, low
, core_clk_src
;
78 core_clk_src
= omap2xxx_cm_get_core_clk_src();
80 if (core_clk_src
== CORE_CLK_SRC_DPLL
) { /* DPLL clockout */
81 high
= curr_prcm_set
->dpll_speed
* 2;
82 low
= curr_prcm_set
->dpll_speed
;
83 } else { /* DPLL clockout x 2 */
84 high
= curr_prcm_set
->dpll_speed
;
85 low
= curr_prcm_set
->dpll_speed
/ 2;
88 #ifdef DOWN_VARIABLE_DPLL
89 if (target_rate
> high
)
94 if (target_rate
> low
)
102 unsigned long omap2_dpllcore_recalc(struct clk_hw
*hw
,
103 unsigned long parent_rate
)
105 return omap2xxx_clk_get_core_rate();
108 int omap2_reprogram_dpllcore(struct clk_hw
*hw
, unsigned long rate
,
109 unsigned long parent_rate
)
111 struct clk_hw_omap
*clk
= to_clk_hw_omap(hw
);
112 u32 cur_rate
, low
, mult
, div
, valid_rate
, done_rate
;
114 struct prcm_config tmpset
;
115 const struct dpll_data
*dd
;
117 cur_rate
= omap2xxx_clk_get_core_rate();
118 mult
= omap2xxx_cm_get_core_clk_src();
120 if ((rate
== (cur_rate
/ 2)) && (mult
== 2)) {
121 omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL
, 1);
122 } else if ((rate
== (cur_rate
* 2)) && (mult
== 1)) {
123 omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2
, 1);
124 } else if (rate
!= cur_rate
) {
125 valid_rate
= omap2_dpllcore_round_rate(rate
);
126 if (valid_rate
!= rate
)
130 low
= curr_prcm_set
->dpll_speed
;
132 low
= curr_prcm_set
->dpll_speed
/ 2;
138 tmpset
.cm_clksel1_pll
=
139 omap_clk_ll_ops
.clk_readl(&dd
->mult_div1_reg
);
140 tmpset
.cm_clksel1_pll
&= ~(dd
->mult_mask
|
142 div
= ((curr_prcm_set
->xtal_speed
/ 1000000) - 1);
143 tmpset
.cm_clksel2_pll
= omap2xxx_cm_get_core_pll_config();
144 tmpset
.cm_clksel2_pll
&= ~OMAP24XX_CORE_CLK_SRC_MASK
;
146 tmpset
.cm_clksel2_pll
|= CORE_CLK_SRC_DPLL_X2
;
147 mult
= ((rate
/ 2) / 1000000);
148 done_rate
= CORE_CLK_SRC_DPLL_X2
;
150 tmpset
.cm_clksel2_pll
|= CORE_CLK_SRC_DPLL
;
151 mult
= (rate
/ 1000000);
152 done_rate
= CORE_CLK_SRC_DPLL
;
154 tmpset
.cm_clksel1_pll
|= (div
<< __ffs(dd
->mult_mask
));
155 tmpset
.cm_clksel1_pll
|= (mult
<< __ffs(dd
->div1_mask
));
158 tmpset
.base_sdrc_rfr
= SDRC_RFR_CTRL_BYPASS
;
160 if (rate
== curr_prcm_set
->xtal_speed
) /* If asking for 1-1 */
163 /* For omap2xxx_sdrc_init_params() */
164 omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2
, 1);
166 /* Force dll lock mode */
167 omap2_set_prcm(tmpset
.cm_clksel1_pll
, tmpset
.base_sdrc_rfr
,
170 /* Errata: ret dll entry state */
171 omap2xxx_sdrc_init_params(omap2xxx_sdrc_dll_is_unlocked());
172 omap2xxx_sdrc_reprogram(done_rate
, 0);
179 * omap2xxx_clkt_dpllcore_init - clk init function for dpll_ck
180 * @clk: struct clk *dpll_ck
182 * Store a local copy of @clk in dpll_core_ck so other code can query
183 * the core rate without having to clk_get(), which can sleep. Must
184 * only be called once. No return value. XXX If the clock
185 * registration process is ever changed such that dpll_ck is no longer
186 * statically defined, this code may need to change to increment some
187 * kind of use count on dpll_ck.
189 void omap2xxx_clkt_dpllcore_init(struct clk_hw
*hw
)
191 WARN(dpll_core_ck
, "dpll_core_ck already set - should never happen");
192 dpll_core_ck
= to_clk_hw_omap(hw
);