1 // SPDX-License-Identifier: GPL-2.0-only
3 * SMS/SDRC (SDRAM controller) common code for OMAP2/3
5 * Copyright (C) 2005, 2008 Texas Instruments Inc.
6 * Copyright (C) 2005, 2008 Nokia Corporation
8 * Tony Lindgren <tony@atomide.com>
10 * Richard Woodruff <r-woodruff2@ti.com>
14 #include <linux/module.h>
15 #include <linux/kernel.h>
16 #include <linux/device.h>
17 #include <linux/list.h>
18 #include <linux/errno.h>
19 #include <linux/delay.h>
20 #include <linux/clk.h>
27 static struct omap_sdrc_params
*sdrc_init_params_cs0
, *sdrc_init_params_cs1
;
29 void __iomem
*omap2_sdrc_base
;
30 void __iomem
*omap2_sms_base
;
32 struct omap2_sms_regs
{
36 static struct omap2_sms_regs sms_context
;
38 /* SDRC_POWER register bits */
39 #define SDRC_POWER_EXTCLKDIS_SHIFT 3
40 #define SDRC_POWER_PWDENA_SHIFT 2
41 #define SDRC_POWER_PAGEPOLICY_SHIFT 0
44 * omap2_sms_save_context - Save SMS registers
46 * Save SMS registers that need to be restored after off mode.
48 void omap2_sms_save_context(void)
50 sms_context
.sms_sysconfig
= sms_read_reg(SMS_SYSCONFIG
);
54 * omap2_sms_restore_context - Restore SMS registers
56 * Restore SMS registers that need to be Restored after off mode.
58 void omap2_sms_restore_context(void)
60 sms_write_reg(sms_context
.sms_sysconfig
, SMS_SYSCONFIG
);
64 * omap2_sdrc_get_params - return SDRC register values for a given clock rate
65 * @r: SDRC clock rate (in Hz)
66 * @sdrc_cs0: chip select 0 ram timings **
67 * @sdrc_cs1: chip select 1 ram timings **
69 * Return pre-calculated values for the SDRC_ACTIM_CTRLA,
70 * SDRC_ACTIM_CTRLB, SDRC_RFR_CTRL and SDRC_MR registers in sdrc_cs[01]
71 * structs,for a given SDRC clock rate 'r'.
72 * These parameters control various timing delays in the SDRAM controller
73 * that are expressed in terms of the number of SDRC clock cycles to
74 * wait; hence the clock rate dependency.
76 * Supports 2 different timing parameters for both chip selects.
78 * Note 1: the sdrc_init_params_cs[01] must be sorted rate descending.
79 * Note 2: If sdrc_init_params_cs_1 is not NULL it must be of same size
80 * as sdrc_init_params_cs_0.
82 * Fills in the struct omap_sdrc_params * for each chip select.
83 * Returns 0 upon success or -1 upon failure.
85 int omap2_sdrc_get_params(unsigned long r
,
86 struct omap_sdrc_params
**sdrc_cs0
,
87 struct omap_sdrc_params
**sdrc_cs1
)
89 struct omap_sdrc_params
*sp0
, *sp1
;
91 if (!sdrc_init_params_cs0
)
94 sp0
= sdrc_init_params_cs0
;
95 sp1
= sdrc_init_params_cs1
;
97 while (sp0
->rate
&& sp0
->rate
!= r
) {
99 if (sdrc_init_params_cs1
)
112 void __init
omap2_set_globals_sdrc(void __iomem
*sdrc
, void __iomem
*sms
)
114 omap2_sdrc_base
= sdrc
;
115 omap2_sms_base
= sms
;
119 * omap2_sdrc_init - initialize SMS, SDRC devices on boot
120 * @sdrc_cs[01]: pointers to a null-terminated list of struct omap_sdrc_params
121 * Support for 2 chip selects timings
123 * Turn on smart idle modes for SDRAM scheduler and controller.
124 * Program a known-good configuration for the SDRC to deal with buggy
127 void __init
omap2_sdrc_init(struct omap_sdrc_params
*sdrc_cs0
,
128 struct omap_sdrc_params
*sdrc_cs1
)
132 l
= sms_read_reg(SMS_SYSCONFIG
);
135 sms_write_reg(l
, SMS_SYSCONFIG
);
137 l
= sdrc_read_reg(SDRC_SYSCONFIG
);
140 sdrc_write_reg(l
, SDRC_SYSCONFIG
);
142 sdrc_init_params_cs0
= sdrc_cs0
;
143 sdrc_init_params_cs1
= sdrc_cs1
;
145 /* XXX Enable SRFRONIDLEREQ here also? */
147 * PWDENA should not be set due to 34xx erratum 1.150 - PWDENA
148 * can cause random memory corruption
150 l
= (1 << SDRC_POWER_EXTCLKDIS_SHIFT
) |
151 (1 << SDRC_POWER_PAGEPOLICY_SHIFT
);
152 sdrc_write_reg(l
, SDRC_POWER
);
153 omap2_sms_save_context();