1 // SPDX-License-Identifier: GPL-2.0
54 compatible = "simple-bus";
55 model = "tms320c6678";
60 core_pic: interrupt-controller {
61 compatible = "ti,c64x+core-pic";
63 #interrupt-cells = <1>;
66 megamod_pic: interrupt-controller@1800000 {
67 compatible = "ti,c64x+megamod-pic";
69 #interrupt-cells = <1>;
70 reg = <0x1800000 0x1000>;
71 interrupt-parent = <&core_pic>;
74 cache-controller@1840000 {
75 compatible = "ti,c64x+cache";
76 reg = <0x01840000 0x8400>;
79 timer8: timer@2280000 {
80 compatible = "ti,c64x+timer64";
81 ti,core-mask = < 0x01 >;
82 reg = <0x2280000 0x40>;
85 timer9: timer@2290000 {
86 compatible = "ti,c64x+timer64";
87 ti,core-mask = < 0x02 >;
88 reg = <0x2290000 0x40>;
91 timer10: timer@22A0000 {
92 compatible = "ti,c64x+timer64";
93 ti,core-mask = < 0x04 >;
94 reg = <0x22A0000 0x40>;
97 timer11: timer@22B0000 {
98 compatible = "ti,c64x+timer64";
99 ti,core-mask = < 0x08 >;
100 reg = <0x22B0000 0x40>;
103 timer12: timer@22C0000 {
104 compatible = "ti,c64x+timer64";
105 ti,core-mask = < 0x10 >;
106 reg = <0x22C0000 0x40>;
109 timer13: timer@22D0000 {
110 compatible = "ti,c64x+timer64";
111 ti,core-mask = < 0x20 >;
112 reg = <0x22D0000 0x40>;
115 timer14: timer@22E0000 {
116 compatible = "ti,c64x+timer64";
117 ti,core-mask = < 0x40 >;
118 reg = <0x22E0000 0x40>;
121 timer15: timer@22F0000 {
122 compatible = "ti,c64x+timer64";
123 ti,core-mask = < 0x80 >;
124 reg = <0x22F0000 0x40>;
127 clock-controller@2310000 {
128 compatible = "ti,c6678-pll", "ti,c64x+pll";
129 reg = <0x02310000 0x200>;
130 ti,c64x+pll-bypass-delay = <200>;
131 ti,c64x+pll-reset-delay = <12000>;
132 ti,c64x+pll-lock-delay = <80000>;
135 device-state-controller@2620000 {
136 compatible = "ti,c64x+dscr";
137 reg = <0x02620000 0x1000>;
139 ti,dscr-devstat = <0x20>;
140 ti,dscr-silicon-rev = <0x18 28 0xf>;
142 ti,dscr-mac-fuse-regs = <0x110 1 2 3 4