WIP FPC-III support
[linux/fpc-iii.git] / arch / ia64 / include / asm / cache.h
blob2f1c70647068270ff5804b8b74356b011a69d3c6
1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef _ASM_IA64_CACHE_H
3 #define _ASM_IA64_CACHE_H
6 /*
7 * Copyright (C) 1998-2000 Hewlett-Packard Co
8 * David Mosberger-Tang <davidm@hpl.hp.com>
9 */
11 /* Bytes per L1 (data) cache line. */
12 #define L1_CACHE_SHIFT CONFIG_IA64_L1_CACHE_SHIFT
13 #define L1_CACHE_BYTES (1 << L1_CACHE_SHIFT)
15 #ifdef CONFIG_SMP
16 # define SMP_CACHE_SHIFT L1_CACHE_SHIFT
17 # define SMP_CACHE_BYTES L1_CACHE_BYTES
18 #else
20 * The "aligned" directive can only _increase_ alignment, so this is
21 * safe and provides an easy way to avoid wasting space on a
22 * uni-processor:
24 # define SMP_CACHE_SHIFT 3
25 # define SMP_CACHE_BYTES (1 << 3)
26 #endif
28 #define __read_mostly __section(".data..read_mostly")
30 #endif /* _ASM_IA64_CACHE_H */