2 ** linux/atarihw.h -- This header defines some macros and pointers for
3 ** the various Atari custom hardware registers.
5 ** Copyright 1994 by Björn Brauel
8 ** Added definitions for TT specific chips.
10 ** 1996-09-13 lars brinkhoff <f93labr@dd.chalmers.se>:
11 ** Finally added definitions for the matrix/codec and the DSP56001 host
14 ** This file is subject to the terms and conditions of the GNU General Public
15 ** License. See the file COPYING in the main directory of this archive
20 #ifndef _LINUX_ATARIHW_H_
21 #define _LINUX_ATARIHW_H_
23 #include <linux/types.h>
24 #include <asm/bootinfo-atari.h>
27 extern u_long atari_mch_cookie
;
28 extern u_long atari_mch_type
;
29 extern u_long atari_switches
;
30 extern int atari_rtc_year_offset
;
31 extern int atari_dont_touch_floppy_select
;
33 extern int atari_SCC_reset_done
;
35 extern ssize_t
atari_nvram_read(char *, size_t, loff_t
*);
36 extern ssize_t
atari_nvram_write(char *, size_t, loff_t
*);
37 extern ssize_t
atari_nvram_get_size(void);
38 extern long atari_nvram_set_checksum(void);
39 extern long atari_nvram_initialize(void);
41 /* convenience macros for testing machine type */
42 #define MACH_IS_ST ((atari_mch_cookie >> 16) == ATARI_MCH_ST)
43 #define MACH_IS_STE ((atari_mch_cookie >> 16) == ATARI_MCH_STE && \
44 (atari_mch_cookie & 0xffff) == 0)
45 #define MACH_IS_MSTE ((atari_mch_cookie >> 16) == ATARI_MCH_STE && \
46 (atari_mch_cookie & 0xffff) == 0x10)
47 #define MACH_IS_TT ((atari_mch_cookie >> 16) == ATARI_MCH_TT)
48 #define MACH_IS_FALCON ((atari_mch_cookie >> 16) == ATARI_MCH_FALCON)
49 #define MACH_IS_MEDUSA (atari_mch_type == ATARI_MACH_MEDUSA)
50 #define MACH_IS_AB40 (atari_mch_type == ATARI_MACH_AB40)
52 /* values for atari_switches */
53 #define ATARI_SWITCH_IKBD 0x01
54 #define ATARI_SWITCH_MIDI 0x02
55 #define ATARI_SWITCH_SND6 0x04
56 #define ATARI_SWITCH_SND7 0x08
57 #define ATARI_SWITCH_OVSC_SHIFT 16
58 #define ATARI_SWITCH_OVSC_IKBD (ATARI_SWITCH_IKBD << ATARI_SWITCH_OVSC_SHIFT)
59 #define ATARI_SWITCH_OVSC_MIDI (ATARI_SWITCH_MIDI << ATARI_SWITCH_OVSC_SHIFT)
60 #define ATARI_SWITCH_OVSC_SND6 (ATARI_SWITCH_SND6 << ATARI_SWITCH_OVSC_SHIFT)
61 #define ATARI_SWITCH_OVSC_SND7 (ATARI_SWITCH_SND7 << ATARI_SWITCH_OVSC_SHIFT)
62 #define ATARI_SWITCH_OVSC_MASK 0xffff0000
65 * Define several Hardware-Chips for indication so that for the ATARI we do
66 * no longer decide whether it is a Falcon or other machine . It's just
67 * important what hardware the machine uses
70 /* ++roman 08/08/95: rewritten from ORing constants to a C bitfield */
72 #define ATARIHW_DECLARE(name) unsigned name : 1
73 #define ATARIHW_SET(name) (atari_hw_present.name = 1)
74 #define ATARIHW_PRESENT(name) (atari_hw_present.name)
76 struct atari_hw_present
{
78 ATARIHW_DECLARE(STND_SHIFTER
); /* ST-Shifter - no base low ! */
79 ATARIHW_DECLARE(EXTD_SHIFTER
); /* STe-Shifter - 24 bit address */
80 ATARIHW_DECLARE(TT_SHIFTER
); /* TT-Shifter */
81 ATARIHW_DECLARE(VIDEL_SHIFTER
); /* Falcon-Shifter */
83 ATARIHW_DECLARE(YM_2149
); /* Yamaha YM 2149 */
84 ATARIHW_DECLARE(PCM_8BIT
); /* PCM-Sound in STe-ATARI */
85 ATARIHW_DECLARE(CODEC
); /* CODEC Sound (Falcon) */
86 /* disk storage interfaces */
87 ATARIHW_DECLARE(TT_SCSI
); /* Directly mapped NCR5380 */
88 ATARIHW_DECLARE(ST_SCSI
); /* NCR5380 via ST-DMA (Falcon) */
89 ATARIHW_DECLARE(ACSI
); /* Standard ACSI like in STs */
90 ATARIHW_DECLARE(IDE
); /* IDE Interface */
91 ATARIHW_DECLARE(FDCSPEED
); /* 8/16 MHz switch for FDC */
92 /* other I/O hardware */
93 ATARIHW_DECLARE(ST_MFP
); /* The ST-MFP (there should be no Atari
94 without it... but who knows?) */
95 ATARIHW_DECLARE(TT_MFP
); /* 2nd MFP */
96 ATARIHW_DECLARE(SCC
); /* Serial Communications Contr. */
97 ATARIHW_DECLARE(ST_ESCC
); /* SCC Z83230 in an ST */
98 ATARIHW_DECLARE(ANALOG_JOY
); /* Paddle Interface for STe
100 ATARIHW_DECLARE(MICROWIRE
); /* Microwire Interface */
102 ATARIHW_DECLARE(STND_DMA
); /* 24 Bit limited ST-DMA */
103 ATARIHW_DECLARE(EXTD_DMA
); /* 32 Bit ST-DMA */
104 ATARIHW_DECLARE(SCSI_DMA
); /* DMA for the NCR5380 */
105 ATARIHW_DECLARE(SCC_DMA
); /* DMA for the SCC */
106 /* real time clocks */
107 ATARIHW_DECLARE(TT_CLK
); /* TT compatible clock chip */
108 ATARIHW_DECLARE(MSTE_CLK
); /* Mega ST(E) clock chip */
109 /* supporting hardware */
110 ATARIHW_DECLARE(SCU
); /* System Control Unit */
111 ATARIHW_DECLARE(BLITTER
); /* Blitter */
112 ATARIHW_DECLARE(VME
); /* VME Bus */
113 ATARIHW_DECLARE(DSP56K
); /* DSP56k processor in Falcon */
116 extern struct atari_hw_present atari_hw_present
;
119 /* Reading the MFP port register gives a machine independent delay, since the
120 * MFP always has a 8 MHz clock. This avoids problems with the varying length
121 * of nops on various machines. Somebody claimed that the tstb takes 600 ns.
124 __asm__ __volatile__ ( "tstb %0" : : "m" (st_mfp.par_dt_reg) : "cc" );
126 /* Do cache push/invalidate for DMA read/write. This function obeys the
127 * snooping on some machines (Medusa) and processors: The Medusa itself can
128 * snoop, but only the '040 can source data from its cache to DMA writes i.e.,
129 * reads from memory). Both '040 and '060 invalidate cache entries on snooped
130 * DMA reads (i.e., writes to memory).
134 #include <linux/mm.h>
135 #include <asm/cacheflush.h>
137 static inline void dma_cache_maintenance( unsigned long paddr
,
143 if (!MACH_IS_MEDUSA
|| CPU_IS_060
)
144 cache_push( paddr
, len
);
148 cache_clear( paddr
, len
);
163 #define SHF_BAS (0xffff8200)
171 u_char
volatile vcounthi
;
173 u_char
volatile vcountmid
;
175 u_char
volatile vcountlow
;
176 u_char
volatile syncmode
;
181 # define shifter_st ((*(volatile struct SHIFTER_ST *)SHF_BAS))
183 #define SHF_FBAS (0xffff820e)
189 # define shifter_f030 ((*(volatile struct SHIFTER_F030 *)SHF_FBAS))
192 #define SHF_TBAS (0xffff8200)
195 u_char bas_hi
; /* video mem base addr, high and mid byte */
199 u_char vcount_hi
; /* pointer to currently displayed byte */
204 u_short st_sync
; /* ST compatible sync mode register, unused */
206 u_char bas_lo
; /* video mem addr, low byte */
207 u_char char_dummy6
[2+3*16];
209 u_short color_reg
[16]; /* 16 color registers */
210 u_char st_shiftmode
; /* ST compatible shift mode register, unused */
212 u_short tt_shiftmode
; /* TT shift mode register */
216 #define shifter_tt ((*(volatile struct SHIFTER_TT *)SHF_TBAS))
218 /* values for shifter_tt->tt_shiftmode */
219 #define TT_SHIFTER_STLOW 0x0000
220 #define TT_SHIFTER_STMID 0x0100
221 #define TT_SHIFTER_STHIGH 0x0200
222 #define TT_SHIFTER_TTLOW 0x0700
223 #define TT_SHIFTER_TTMID 0x0400
224 #define TT_SHIFTER_TTHIGH 0x0600
225 #define TT_SHIFTER_MODEMASK 0x0700
226 #define TT_SHIFTER_NUMMODE 0x0008
227 #define TT_SHIFTER_PALETTE_MASK 0x000f
228 #define TT_SHIFTER_GRAYMODE 0x1000
230 /* 256 TT palette registers */
231 #define TT_PALETTE_BASE (0xffff8400)
232 #define tt_palette ((volatile u_short *)TT_PALETTE_BASE)
234 #define TT_PALETTE_RED_MASK 0x0f00
235 #define TT_PALETTE_GREEN_MASK 0x00f0
236 #define TT_PALETTE_BLUE_MASK 0x000f
239 ** Falcon030 VIDEL Video Controller
240 ** for description see File 'linux\tools\atari\hardware.txt
242 #define f030_col ((u_long *) 0xffff9800)
243 #define f030_xreg ((u_short*) 0xffff8282)
244 #define f030_yreg ((u_short*) 0xffff82a2)
245 #define f030_creg ((u_short*) 0xffff82c0)
246 #define f030_sreg ((u_short*) 0xffff8260)
247 #define f030_mreg ((u_short*) 0xffff820a)
248 #define f030_linewidth ((u_short*) 0xffff820e)
249 #define f030_hscroll ((u_char*) 0xffff8265)
251 #define VIDEL_BAS (0xffff8260)
276 #define videl ((*(volatile struct VIDEL *)VIDEL_BAS))
279 ** DMA/WD1772 Disk Controller
282 #define FWD_BAS (0xffff8604)
285 u_short fdc_acces_seccount
;
286 u_short dma_mode_status
;
287 u_char dma_vhi
; /* Some extended ST-DMAs can handle 32 bit addresses */
295 # define dma_wd ((*(volatile struct DMA_WD *)FWD_BAS))
297 #define st_dma dma_wd
298 /* The two highest bytes of an extended DMA as a short; this is a must
301 #define st_dma_ext_dmahi (*((volatile unsigned short *)0xffff8608))
308 #define YM_BAS (0xffff8800)
311 u_char rd_data_reg_sel
;
315 #define sound_ym ((*(volatile struct SOUND_YM *)YM_BAS))
319 #define TT_SCSI_DMA_BAS (0xffff8700)
340 #define tt_scsi_dma ((*(volatile struct TT_DMA *)TT_SCSI_DMA_BAS))
342 /* TT SCSI Controller 5380 */
344 #define TT_5380_BAS (0xffff8781)
362 #define tt_scsi ((*(volatile struct TT_5380 *)TT_5380_BAS))
363 #define tt_scsi_regp ((volatile char *)TT_5380_BAS)
367 ** Falcon DMA Sound Subsystem
370 #define MATRIX_BASE (0xffff8930)
375 u_char external_frequency_divider
;
376 u_char internal_frequency_divider
;
378 #define falcon_matrix (*(volatile struct MATRIX *)MATRIX_BASE)
380 #define CODEC_BASE (0xffff8936)
385 #define CODEC_SOURCE_ADC 1
386 #define CODEC_SOURCE_MATRIX 2
388 #define ADC_SOURCE_RIGHT_PSG 1
389 #define ADC_SOURCE_LEFT_PSG 2
391 #define CODEC_GAIN_RIGHT 0x0f
392 #define CODEC_GAIN_LEFT 0xf0
394 #define CODEC_ATTENUATION_RIGHT 0x0f
395 #define CODEC_ATTENUATION_LEFT 0xf0
398 #define CODEC_OVERFLOW_RIGHT 1
399 #define CODEC_OVERFLOW_LEFT 2
400 u_char unused2
, unused3
, unused4
, unused5
;
401 u_char gpio_directions
;
402 #define CODEC_GPIO_IN 0
403 #define CODEC_GPIO_OUT 1
407 #define falcon_codec (*(volatile struct CODEC *)CODEC_BASE)
413 #define BLT_BAS (0xffff8a00)
417 u_short halftone
[16];
434 # define blitter ((*(volatile struct BLITTER *)BLT_BAS))
441 #define SCC_BAS (0xffff8c81)
452 # define atari_scc ((*(volatile struct SCC*)SCC_BAS))
454 /* The ESCC (Z85230) in an Atari ST. The channels are reversed! */
455 # define st_escc ((*(volatile struct SCC*)0xfffffa31))
456 # define st_escc_dsr ((*(volatile char *)0xfffffa39))
458 /* TT SCC DMA Controller (same chip as SCSI DMA) */
460 #define TT_SCC_DMA_BAS (0xffff8c00)
461 #define tt_scc_dma ((*(volatile struct TT_DMA *)TT_SCC_DMA_BAS))
464 ** VIDEL Palette Register
467 #define FPL_BAS (0xffff9800)
472 # define videl_palette ((*(volatile struct VIDEL_PALETTE*)FPL_BAS))
476 ** Falcon DSP Host Interface
479 #define DSP56K_HOST_INTERFACE_BASE (0xffffa200)
480 struct DSP56K_HOST_INTERFACE
{
482 #define DSP56K_ICR_RREQ 0x01
483 #define DSP56K_ICR_TREQ 0x02
484 #define DSP56K_ICR_HF0 0x08
485 #define DSP56K_ICR_HF1 0x10
486 #define DSP56K_ICR_HM0 0x20
487 #define DSP56K_ICR_HM1 0x40
488 #define DSP56K_ICR_INIT 0x80
491 #define DSP56K_CVR_HV_MASK 0x1f
492 #define DSP56K_CVR_HC 0x80
495 #define DSP56K_ISR_RXDF 0x01
496 #define DSP56K_ISR_TXDE 0x02
497 #define DSP56K_ISR_TRDY 0x04
498 #define DSP56K_ISR_HF2 0x08
499 #define DSP56K_ISR_HF3 0x10
500 #define DSP56K_ISR_DMA 0x40
501 #define DSP56K_ISR_HREQ 0x80
511 #define dsp56k_host_interface ((*(volatile struct DSP56K_HOST_INTERFACE *)DSP56K_HOST_INTERFACE_BASE))
517 #define MFP_BAS (0xfffffa01)
568 # define st_mfp ((*(volatile struct MFP*)MFP_BAS))
570 /* TT's second MFP */
572 #define TT_MFP_BAS (0xfffffa81)
573 # define tt_mfp ((*(volatile struct MFP*)TT_MFP_BAS))
576 /* TT System Control Unit */
578 #define TT_SCU_BAS (0xffff8e01)
596 #define tt_scu ((*(volatile struct TT_SCU *)TT_SCU_BAS))
598 /* TT real time clock */
600 #define TT_RTC_BAS (0xffff8961)
606 #define tt_rtc ((*(volatile struct TT_RTC *)TT_RTC_BAS))
612 /* constants for the ACIA registers */
614 /* baudrate selection and reset (Baudrate = clock/factor) */
620 /* character format */
621 #define ACIA_D7E2S (0<<2) /* 7 data, even parity, 2 stop */
622 #define ACIA_D7O2S (1<<2) /* 7 data, odd parity, 2 stop */
623 #define ACIA_D7E1S (2<<2) /* 7 data, even parity, 1 stop */
624 #define ACIA_D7O1S (3<<2) /* 7 data, odd parity, 1 stop */
625 #define ACIA_D8N2S (4<<2) /* 8 data, no parity, 2 stop */
626 #define ACIA_D8N1S (5<<2) /* 8 data, no parity, 1 stop */
627 #define ACIA_D8E1S (6<<2) /* 8 data, even parity, 1 stop */
628 #define ACIA_D8O1S (7<<2) /* 8 data, odd parity, 1 stop */
630 /* transmit control */
631 #define ACIA_RLTID (0<<5) /* RTS low, TxINT disabled */
632 #define ACIA_RLTIE (1<<5) /* RTS low, TxINT enabled */
633 #define ACIA_RHTID (2<<5) /* RTS high, TxINT disabled */
634 #define ACIA_RLTIDSB (3<<5) /* RTS low, TxINT disabled, send break */
636 /* receive control */
637 #define ACIA_RID (0<<7) /* RxINT disabled */
638 #define ACIA_RIE (1<<7) /* RxINT enabled */
640 /* status fields of the ACIA */
641 #define ACIA_RDRF 1 /* Receive Data Register Full */
642 #define ACIA_TDRE (1<<1) /* Transmit Data Register Empty */
643 #define ACIA_DCD (1<<2) /* Data Carrier Detect */
644 #define ACIA_CTS (1<<3) /* Clear To Send */
645 #define ACIA_FE (1<<4) /* Framing Error */
646 #define ACIA_OVRN (1<<5) /* Receiver Overrun */
647 #define ACIA_PE (1<<6) /* Parity Error */
648 #define ACIA_IRQ (1<<7) /* Interrupt Request */
650 #define ACIA_BAS (0xfffffc00)
661 # define acia ((*(volatile struct ACIA*)ACIA_BAS))
663 #define TT_DMASND_BAS (0xffff8900)
665 u_char int_ctrl
; /* Falcon: Interrupt control */
686 u_char track_select
; /* Falcon */
694 u_char rec_track_select
;
698 u_short output_atten
;
700 # define tt_dmasnd ((*(volatile struct TT_DMASND *)TT_DMASND_BAS))
702 #define DMASND_MFP_INT_REPLAY 0x01
703 #define DMASND_MFP_INT_RECORD 0x02
704 #define DMASND_TIMERA_INT_REPLAY 0x04
705 #define DMASND_TIMERA_INT_RECORD 0x08
707 #define DMASND_CTRL_OFF 0x00
708 #define DMASND_CTRL_ON 0x01
709 #define DMASND_CTRL_REPEAT 0x02
710 #define DMASND_CTRL_RECORD_ON 0x10
711 #define DMASND_CTRL_RECORD_OFF 0x00
712 #define DMASND_CTRL_RECORD_REPEAT 0x20
713 #define DMASND_CTRL_SELECT_REPLAY 0x00
714 #define DMASND_CTRL_SELECT_RECORD 0x80
715 #define DMASND_MODE_MONO 0x80
716 #define DMASND_MODE_STEREO 0x00
717 #define DMASND_MODE_8BIT 0x00
718 #define DMASND_MODE_16BIT 0x40 /* Falcon only */
719 #define DMASND_MODE_6KHZ 0x00 /* Falcon: mute */
720 #define DMASND_MODE_12KHZ 0x01
721 #define DMASND_MODE_25KHZ 0x02
722 #define DMASND_MODE_50KHZ 0x03
725 #define DMASNDSetBase(bufstart) \
727 tt_dmasnd.bas_hi = (unsigned char)(((bufstart) & 0xff0000) >> 16); \
728 tt_dmasnd.bas_mid = (unsigned char)(((bufstart) & 0x00ff00) >> 8); \
729 tt_dmasnd.bas_low = (unsigned char) ((bufstart) & 0x0000ff); \
732 #define DMASNDGetAdr() ((tt_dmasnd.addr_hi << 16) + \
733 (tt_dmasnd.addr_mid << 8) + \
734 (tt_dmasnd.addr_low))
736 #define DMASNDSetEnd(bufend) \
738 tt_dmasnd.end_hi = (unsigned char)(((bufend) & 0xff0000) >> 16); \
739 tt_dmasnd.end_mid = (unsigned char)(((bufend) & 0x00ff00) >> 8); \
740 tt_dmasnd.end_low = (unsigned char) ((bufend) & 0x0000ff); \
744 #define TT_MICROWIRE_BAS (0xffff8922)
745 struct TT_MICROWIRE
{
749 # define tt_microwire ((*(volatile struct TT_MICROWIRE *)TT_MICROWIRE_BAS))
751 #define MW_LM1992_ADDR 0x0400
753 #define MW_LM1992_VOLUME(dB) \
754 (0x0c0 | ((dB) < -80 ? 0 : (dB) > 0 ? 40 : (((dB) + 80) / 2)))
755 #define MW_LM1992_BALLEFT(dB) \
756 (0x140 | ((dB) < -40 ? 0 : (dB) > 0 ? 20 : (((dB) + 40) / 2)))
757 #define MW_LM1992_BALRIGHT(dB) \
758 (0x100 | ((dB) < -40 ? 0 : (dB) > 0 ? 20 : (((dB) + 40) / 2)))
759 #define MW_LM1992_TREBLE(dB) \
760 (0x080 | ((dB) < -12 ? 0 : (dB) > 12 ? 12 : (((dB) / 2) + 6)))
761 #define MW_LM1992_BASS(dB) \
762 (0x040 | ((dB) < -12 ? 0 : (dB) > 12 ? 12 : (((dB) / 2) + 6)))
764 #define MW_LM1992_PSG_LOW 0x000
765 #define MW_LM1992_PSG_HIGH 0x001
766 #define MW_LM1992_PSG_OFF 0x002
768 #define MSTE_RTC_BAS (0xfffffc21)
804 #define mste_rtc ((*(volatile struct MSTE_RTC *)MSTE_RTC_BAS))
807 ** EtherNAT add-on card for Falcon - combined ethernet and USB adapter
810 #define ATARI_ETHERNAT_PHYS_ADDR 0x80000000
812 #endif /* linux/atarihw.h */