2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Copyright (C) 1994 Waldorf GMBH
7 * Copyright (C) 1995, 1996, 1997, 1998, 1999, 2001, 2002, 2003 Ralf Baechle
8 * Copyright (C) 1996 Paul M. Antoine
9 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
10 * Copyright (C) 2004 Maciej W. Rozycki
12 #ifndef __ASM_CPU_INFO_H
13 #define __ASM_CPU_INFO_H
15 #include <linux/cache.h>
16 #include <linux/types.h>
18 #include <asm/mipsregs.h>
21 * Descriptor for a cache
24 unsigned int waysize
; /* Bytes per way */
25 unsigned short sets
; /* Number of lines per set */
26 unsigned char ways
; /* Number of ways */
27 unsigned char linesz
; /* Size of line in bytes */
28 unsigned char waybit
; /* Bits to select in a cache set */
29 unsigned char flags
; /* Flags describing cache properties */
34 unsigned long ases_dyn
;
35 unsigned long long options
;
36 unsigned long long options_dyn
;
45 #define MIPS_CACHE_NOT_PRESENT 0x00000001
46 #define MIPS_CACHE_VTAG 0x00000002 /* Virtually tagged cache */
47 #define MIPS_CACHE_ALIASES 0x00000004 /* Cache could have aliases */
48 #define MIPS_CACHE_IC_F_DC 0x00000008 /* Ic can refill from D-cache */
49 #define MIPS_IC_SNOOPS_REMOTE 0x00000010 /* Ic snoops remote stores */
50 #define MIPS_CACHE_PINDEX 0x00000020 /* Physically indexed cache */
54 #ifdef CONFIG_MIPS_ASID_BITS_VARIABLE
55 unsigned long asid_mask
;
59 * Capability and feature descriptor structure for MIPS CPU
62 unsigned long long options
;
63 unsigned int udelay_val
;
64 unsigned int processor_id
;
66 unsigned int fpu_csr31
;
67 unsigned int fpu_msk31
;
75 struct cache_desc icache
; /* Primary I-cache */
76 struct cache_desc dcache
; /* Primary D or combined I/D cache */
77 struct cache_desc vcache
; /* Victim cache, between pcache and scache */
78 struct cache_desc scache
; /* Secondary cache */
79 struct cache_desc tcache
; /* Tertiary/split secondary cache */
80 int srsets
; /* Shadow register sets */
81 int package
;/* physical package number */
82 unsigned int globalnumber
;
84 int vmbits
; /* Virtual memory size in bits */
86 void *data
; /* Additional data */
87 unsigned int watch_reg_count
; /* Number that exist */
88 unsigned int watch_reg_use_cnt
; /* Usable by ptrace */
89 #define NUM_WATCH_REGS 4
90 u16 watch_reg_masks
[NUM_WATCH_REGS
];
91 unsigned int kscratch_mask
; /* Usable KScratch mask. */
93 * Cache Coherency attribute for write-combine memory writes.
94 * (shifted by _CACHE_SHIFT)
96 unsigned int writecombine
;
98 * Simple counter to prevent enabling HTW in nested
99 * htw_start/htw_stop calls
101 unsigned int htw_seq
;
103 /* VZ & Guest features */
104 struct guest_info guest
;
105 unsigned int gtoffset_mask
;
106 unsigned int guestid_mask
;
107 unsigned int guestid_cache
;
109 #ifdef CONFIG_CPU_LOONGSON3_CPUCFG_EMULATION
110 /* CPUCFG data for this CPU, synthesized at probe time.
112 * CPUCFG select 0 is PRId, 4 and above are unimplemented for now.
113 * So the only stored values are for CPUCFG selects 1-3 inclusive.
115 u32 loongson3_cpucfg_data
[3];
117 } __attribute__((aligned(SMP_CACHE_BYTES
)));
119 extern struct cpuinfo_mips cpu_data
[];
120 #define current_cpu_data cpu_data[smp_processor_id()]
121 #define raw_current_cpu_data cpu_data[raw_smp_processor_id()]
122 #define boot_cpu_data cpu_data[0]
124 extern void cpu_probe(void);
125 extern void cpu_report(void);
127 extern const char *__cpu_name
[];
128 #define cpu_name_string() __cpu_name[raw_smp_processor_id()]
131 struct notifier_block
;
133 extern int register_proc_cpuinfo_notifier(struct notifier_block
*nb
);
134 extern int proc_cpuinfo_notifier_call_chain(unsigned long val
, void *v
);
136 #define proc_cpuinfo_notifier(fn, pri) \
138 static struct notifier_block fn##_nb = { \
139 .notifier_call = fn, \
143 register_proc_cpuinfo_notifier(&fn##_nb); \
146 struct proc_cpuinfo_notifier_args
{
151 static inline unsigned int cpu_cluster(struct cpuinfo_mips
*cpuinfo
)
153 /* Optimisation for systems where multiple clusters aren't used */
154 if (!IS_ENABLED(CONFIG_CPU_MIPSR5
) && !IS_ENABLED(CONFIG_CPU_MIPSR6
))
157 return (cpuinfo
->globalnumber
& MIPS_GLOBALNUMBER_CLUSTER
) >>
158 MIPS_GLOBALNUMBER_CLUSTER_SHF
;
161 static inline unsigned int cpu_core(struct cpuinfo_mips
*cpuinfo
)
163 return (cpuinfo
->globalnumber
& MIPS_GLOBALNUMBER_CORE
) >>
164 MIPS_GLOBALNUMBER_CORE_SHF
;
167 static inline unsigned int cpu_vpe_id(struct cpuinfo_mips
*cpuinfo
)
169 /* Optimisation for systems where VP(E)s aren't used */
170 if (!IS_ENABLED(CONFIG_MIPS_MT_SMP
) && !IS_ENABLED(CONFIG_CPU_MIPSR6
))
173 return (cpuinfo
->globalnumber
& MIPS_GLOBALNUMBER_VP
) >>
174 MIPS_GLOBALNUMBER_VP_SHF
;
177 extern void cpu_set_cluster(struct cpuinfo_mips
*cpuinfo
, unsigned int cluster
);
178 extern void cpu_set_core(struct cpuinfo_mips
*cpuinfo
, unsigned int core
);
179 extern void cpu_set_vpe_id(struct cpuinfo_mips
*cpuinfo
, unsigned int vpe
);
181 static inline bool cpus_are_siblings(int cpua
, int cpub
)
183 struct cpuinfo_mips
*infoa
= &cpu_data
[cpua
];
184 struct cpuinfo_mips
*infob
= &cpu_data
[cpub
];
185 unsigned int gnuma
, gnumb
;
187 if (infoa
->package
!= infob
->package
)
190 gnuma
= infoa
->globalnumber
& ~MIPS_GLOBALNUMBER_VP
;
191 gnumb
= infob
->globalnumber
& ~MIPS_GLOBALNUMBER_VP
;
198 static inline unsigned long cpu_asid_inc(void)
200 return 1 << CONFIG_MIPS_ASID_SHIFT
;
203 static inline unsigned long cpu_asid_mask(struct cpuinfo_mips
*cpuinfo
)
205 #ifdef CONFIG_MIPS_ASID_BITS_VARIABLE
206 return cpuinfo
->asid_mask
;
208 return ((1 << CONFIG_MIPS_ASID_BITS
) - 1) << CONFIG_MIPS_ASID_SHIFT
;
211 static inline void set_cpu_asid_mask(struct cpuinfo_mips
*cpuinfo
,
212 unsigned long asid_mask
)
214 #ifdef CONFIG_MIPS_ASID_BITS_VARIABLE
215 cpuinfo
->asid_mask
= asid_mask
;
219 #endif /* __ASM_CPU_INFO_H */