1 // SPDX-License-Identifier: GPL-2.0-only
2 /* IEEE754 floating point arithmetic
3 * double precision: common utilities
6 * MIPS floating point support
7 * Copyright (C) 1994-2000 Algorithmics Ltd.
10 #include <linux/compiler.h>
12 #include "ieee754dp.h"
14 int ieee754dp_class(union ieee754dp x
)
21 static inline int ieee754dp_isnan(union ieee754dp x
)
23 return ieee754_class_nan(ieee754dp_class(x
));
26 static inline int ieee754dp_issnan(union ieee754dp x
)
30 assert(ieee754dp_isnan(x
));
31 qbit
= (DPMANT(x
) & DP_MBIT(DP_FBITS
- 1)) == DP_MBIT(DP_FBITS
- 1);
32 return ieee754_csr
.nan2008
^ qbit
;
37 * Raise the Invalid Operation IEEE 754 exception
38 * and convert the signaling NaN supplied to a quiet NaN.
40 union ieee754dp __cold
ieee754dp_nanxcpt(union ieee754dp r
)
42 assert(ieee754dp_issnan(r
));
44 ieee754_setcx(IEEE754_INVALID_OPERATION
);
45 if (ieee754_csr
.nan2008
) {
46 DPMANT(r
) |= DP_MBIT(DP_FBITS
- 1);
48 DPMANT(r
) &= ~DP_MBIT(DP_FBITS
- 1);
49 if (!ieee754dp_isnan(r
))
50 DPMANT(r
) |= DP_MBIT(DP_FBITS
- 2);
56 static u64
ieee754dp_get_rounding(int sn
, u64 xm
)
58 /* inexact must round of 3 bits
60 if (xm
& (DP_MBIT(3) - 1)) {
61 switch (ieee754_csr
.rm
) {
65 xm
+= 0x3 + ((xm
>> 3) & 1);
66 /* xm += (xm&0x8)?0x4:0x3 */
68 case FPU_CSR_RU
: /* toward +Infinity */
72 case FPU_CSR_RD
: /* toward -Infinity */
82 /* generate a normal/denormal number with over,under handling
84 * xe is an unbiased exponent
85 * xm is 3bit extended precision value.
87 union ieee754dp
ieee754dp_format(int sn
, int xe
, u64 xm
)
89 assert(xm
); /* we don't gen exact zeros (probably should) */
91 assert((xm
>> (DP_FBITS
+ 1 + 3)) == 0); /* no excess */
92 assert(xm
& (DP_HIDDEN_BIT
<< 3));
95 /* strip lower bits */
96 int es
= DP_EMIN
- xe
;
98 if (ieee754_csr
.nod
) {
99 ieee754_setcx(IEEE754_UNDERFLOW
);
100 ieee754_setcx(IEEE754_INEXACT
);
102 switch(ieee754_csr
.rm
) {
105 return ieee754dp_zero(sn
);
106 case FPU_CSR_RU
: /* toward +Infinity */
108 return ieee754dp_min(0);
110 return ieee754dp_zero(1);
111 case FPU_CSR_RD
: /* toward -Infinity */
113 return ieee754dp_zero(0);
115 return ieee754dp_min(1);
119 if (xe
== DP_EMIN
- 1 &&
120 ieee754dp_get_rounding(sn
, xm
) >> (DP_FBITS
+ 1 + 3))
122 /* Not tiny after rounding */
123 ieee754_setcx(IEEE754_INEXACT
);
124 xm
= ieee754dp_get_rounding(sn
, xm
);
127 xm
&= ~(DP_MBIT(3) - 1);
131 /* sticky right shift es bits
135 assert((xm
& (DP_HIDDEN_BIT
<< 3)) == 0);
136 assert(xe
== DP_EMIN
);
139 if (xm
& (DP_MBIT(3) - 1)) {
140 ieee754_setcx(IEEE754_INEXACT
);
141 if ((xm
& (DP_HIDDEN_BIT
<< 3)) == 0) {
142 ieee754_setcx(IEEE754_UNDERFLOW
);
145 /* inexact must round of 3 bits
147 xm
= ieee754dp_get_rounding(sn
, xm
);
148 /* adjust exponent for rounding add overflowing
150 if (xm
>> (DP_FBITS
+ 3 + 1)) {
151 /* add causes mantissa overflow */
159 assert((xm
>> (DP_FBITS
+ 1)) == 0); /* no excess */
160 assert(xe
>= DP_EMIN
);
163 ieee754_setcx(IEEE754_OVERFLOW
);
164 ieee754_setcx(IEEE754_INEXACT
);
165 /* -O can be table indexed by (rm,sn) */
166 switch (ieee754_csr
.rm
) {
168 return ieee754dp_inf(sn
);
170 return ieee754dp_max(sn
);
171 case FPU_CSR_RU
: /* toward +Infinity */
173 return ieee754dp_inf(0);
175 return ieee754dp_max(1);
176 case FPU_CSR_RD
: /* toward -Infinity */
178 return ieee754dp_max(0);
180 return ieee754dp_inf(1);
183 /* gen norm/denorm/zero */
185 if ((xm
& DP_HIDDEN_BIT
) == 0) {
186 /* we underflow (tiny/zero) */
187 assert(xe
== DP_EMIN
);
188 if (ieee754_csr
.mx
& IEEE754_UNDERFLOW
)
189 ieee754_setcx(IEEE754_UNDERFLOW
);
190 return builddp(sn
, DP_EMIN
- 1 + DP_EBIAS
, xm
);
192 assert((xm
>> (DP_FBITS
+ 1)) == 0); /* no excess */
193 assert(xm
& DP_HIDDEN_BIT
);
195 return builddp(sn
, xe
+ DP_EBIAS
, xm
& ~DP_HIDDEN_BIT
);