1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * MPC832x RDB Device Tree Source
5 * Copyright 2007 Freescale Semiconductor Inc.
11 model = "MPC8323ERDB";
12 compatible = "MPC8323ERDB", "MPC832xRDB", "MPC83xxRDB";
31 d-cache-line-size = <0x20>; // 32 bytes
32 i-cache-line-size = <0x20>; // 32 bytes
33 d-cache-size = <16384>; // L1, 16K
34 i-cache-size = <16384>; // L1, 16K
35 timebase-frequency = <0>;
37 clock-frequency = <0>;
42 device_type = "memory";
43 reg = <0x00000000 0x04000000>;
50 compatible = "simple-bus";
51 ranges = <0x0 0xe0000000 0x00100000>;
52 reg = <0xe0000000 0x00000200>;
56 device_type = "watchdog";
57 compatible = "mpc83xx_wdt";
62 compatible = "fsl,mpc8323-pmc", "fsl,mpc8349-pmc";
63 reg = <0xb00 0x100 0xa00 0x100>;
64 interrupts = <80 0x8>;
65 interrupt-parent = <&ipic>;
72 compatible = "fsl-i2c";
74 interrupts = <14 0x8>;
75 interrupt-parent = <&ipic>;
79 serial0: serial@4500 {
81 device_type = "serial";
82 compatible = "fsl,ns16550", "ns16550";
84 clock-frequency = <0>;
86 interrupt-parent = <&ipic>;
89 serial1: serial@4600 {
91 device_type = "serial";
92 compatible = "fsl,ns16550", "ns16550";
94 clock-frequency = <0>;
95 interrupts = <10 0x8>;
96 interrupt-parent = <&ipic>;
100 #address-cells = <1>;
102 compatible = "fsl,mpc8323-dma", "fsl,elo-dma";
104 ranges = <0 0x8100 0x1a8>;
105 interrupt-parent = <&ipic>;
109 compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
112 interrupt-parent = <&ipic>;
116 compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
119 interrupt-parent = <&ipic>;
123 compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
126 interrupt-parent = <&ipic>;
130 compatible = "fsl,mpc8323-dma-channel", "fsl,elo-dma-channel";
133 interrupt-parent = <&ipic>;
139 compatible = "fsl,sec2.2", "fsl,sec2.1", "fsl,sec2.0";
140 reg = <0x30000 0x10000>;
141 interrupts = <11 0x8>;
142 interrupt-parent = <&ipic>;
143 fsl,num-channels = <1>;
144 fsl,channel-fifo-len = <24>;
145 fsl,exec-units-mask = <0x4c>;
146 fsl,descriptor-types-mask = <0x0122003f>;
147 sleep = <&pmc 0x03000000>;
151 interrupt-controller;
152 #address-cells = <0>;
153 #interrupt-cells = <2>;
155 device_type = "ipic";
159 #address-cells = <1>;
161 reg = <0x1400 0x100>;
162 ranges = <3 0x1448 0x18>;
163 compatible = "fsl,mpc8323-qe-pario";
164 device_type = "par_io";
167 qe_pio_d: gpio-controller@1448 {
169 compatible = "fsl,mpc8323-qe-pario-bank";
176 /* port pin dir open_drain assignment has_irq */
177 3 4 3 0 2 0 /* MDIO */
178 3 5 1 0 2 0 /* MDC */
179 3 21 2 0 1 0 /* RX_CLK (CLK16) */
180 3 23 2 0 1 0 /* TX_CLK (CLK3) */
181 0 18 1 0 1 0 /* TxD0 */
182 0 19 1 0 1 0 /* TxD1 */
183 0 20 1 0 1 0 /* TxD2 */
184 0 21 1 0 1 0 /* TxD3 */
185 0 22 2 0 1 0 /* RxD0 */
186 0 23 2 0 1 0 /* RxD1 */
187 0 24 2 0 1 0 /* RxD2 */
188 0 25 2 0 1 0 /* RxD3 */
189 0 26 2 0 1 0 /* RX_ER */
190 0 27 1 0 1 0 /* TX_ER */
191 0 28 2 0 1 0 /* RX_DV */
192 0 29 2 0 1 0 /* COL */
193 0 30 1 0 1 0 /* TX_EN */
194 0 31 2 0 1 0>; /* CRS */
198 /* port pin dir open_drain assignment has_irq */
199 0 13 2 0 1 0 /* RX_CLK (CLK9) */
200 3 24 2 0 1 0 /* TX_CLK (CLK10) */
201 1 0 1 0 1 0 /* TxD0 */
202 1 1 1 0 1 0 /* TxD1 */
203 1 2 1 0 1 0 /* TxD2 */
204 1 3 1 0 1 0 /* TxD3 */
205 1 4 2 0 1 0 /* RxD0 */
206 1 5 2 0 1 0 /* RxD1 */
207 1 6 2 0 1 0 /* RxD2 */
208 1 7 2 0 1 0 /* RxD3 */
209 1 8 2 0 1 0 /* RX_ER */
210 1 9 1 0 1 0 /* TX_ER */
211 1 10 2 0 1 0 /* RX_DV */
212 1 11 2 0 1 0 /* COL */
213 1 12 1 0 1 0 /* TX_EN */
214 1 13 2 0 1 0>; /* CRS */
220 #address-cells = <1>;
223 compatible = "fsl,qe";
224 ranges = <0x0 0xe0100000 0x00100000>;
225 reg = <0xe0100000 0x480>;
227 bus-frequency = <198000000>;
228 fsl,qe-num-riscs = <1>;
229 fsl,qe-num-snums = <28>;
232 #address-cells = <1>;
234 compatible = "fsl,qe-muram", "fsl,cpm-muram";
235 ranges = <0x0 0x00010000 0x00004000>;
238 compatible = "fsl,qe-muram-data",
239 "fsl,cpm-muram-data";
245 #address-cells = <1>;
248 compatible = "fsl,spi";
251 interrupt-parent = <&qeic>;
252 cs-gpios = <&qe_pio_d 13 0>;
256 compatible = "fsl,mpc8323rdb-mmc-slot",
259 gpios = <&qe_pio_d 14 1
261 voltage-ranges = <3300 3300>;
262 spi-max-frequency = <50000000>;
268 compatible = "fsl,spi";
271 interrupt-parent = <&qeic>;
276 device_type = "network";
277 compatible = "ucc_geth";
279 reg = <0x3000 0x200>;
281 interrupt-parent = <&qeic>;
282 local-mac-address = [ 00 00 00 00 00 00 ];
283 rx-clock-name = "clk16";
284 tx-clock-name = "clk3";
285 phy-handle = <&phy00>;
286 pio-handle = <&ucc2pio>;
290 device_type = "network";
291 compatible = "ucc_geth";
293 reg = <0x2200 0x200>;
295 interrupt-parent = <&qeic>;
296 local-mac-address = [ 00 00 00 00 00 00 ];
297 rx-clock-name = "clk9";
298 tx-clock-name = "clk10";
299 phy-handle = <&phy04>;
300 pio-handle = <&ucc3pio>;
304 #address-cells = <1>;
307 compatible = "fsl,ucc-mdio";
309 phy00:ethernet-phy@0 {
312 phy04:ethernet-phy@4 {
317 qeic:interrupt-controller@80 {
318 interrupt-controller;
319 compatible = "fsl,qe-ic";
320 #address-cells = <0>;
321 #interrupt-cells = <1>;
324 interrupts = <32 0x8 33 0x8>; //high:32 low:33
325 interrupt-parent = <&ipic>;
330 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
332 /* IDSEL 0x10 AD16 (USB) */
333 0x8000 0x0 0x0 0x1 &ipic 17 0x8
335 /* IDSEL 0x11 AD17 (Mini1)*/
336 0x8800 0x0 0x0 0x1 &ipic 18 0x8
337 0x8800 0x0 0x0 0x2 &ipic 19 0x8
338 0x8800 0x0 0x0 0x3 &ipic 20 0x8
339 0x8800 0x0 0x0 0x4 &ipic 48 0x8
341 /* IDSEL 0x12 AD18 (PCI/Mini2) */
342 0x9000 0x0 0x0 0x1 &ipic 19 0x8
343 0x9000 0x0 0x0 0x2 &ipic 20 0x8
344 0x9000 0x0 0x0 0x3 &ipic 48 0x8
345 0x9000 0x0 0x0 0x4 &ipic 17 0x8>;
347 interrupt-parent = <&ipic>;
348 interrupts = <66 0x8>;
349 bus-range = <0x0 0x0>;
350 ranges = <0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
351 0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
352 0x01000000 0x0 0xd0000000 0xd0000000 0x0 0x04000000>;
353 clock-frequency = <0>;
354 #interrupt-cells = <1>;
356 #address-cells = <3>;
357 reg = <0xe0008500 0x100 /* internal registers */
358 0xe0008300 0x8>; /* config space access registers */
359 compatible = "fsl,mpc8349-pci";
361 sleep = <&pmc 0x00010000>;