1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * TQM 8560 Device Tree Source
5 * Copyright 2008 Freescale Semiconductor Inc.
6 * Copyright 2008 Wolfgang Grandegger <wg@grandegger.com>
12 model = "tqc,tqm8560";
13 compatible = "tqc,tqm8560";
33 d-cache-line-size = <32>;
34 i-cache-line-size = <32>;
35 d-cache-size = <32768>;
36 i-cache-size = <32768>;
37 timebase-frequency = <0>;
39 clock-frequency = <0>;
40 next-level-cache = <&L2>;
45 device_type = "memory";
46 reg = <0x00000000 0x10000000>;
53 ranges = <0x0 0xe0000000 0x100000>;
55 compatible = "fsl,mpc8560-immr", "simple-bus";
58 compatible = "fsl,ecm-law";
64 compatible = "fsl,mpc8560-ecm", "fsl,ecm";
65 reg = <0x1000 0x1000>;
67 interrupt-parent = <&mpic>;
70 memory-controller@2000 {
71 compatible = "fsl,mpc8540-memory-controller";
72 reg = <0x2000 0x1000>;
73 interrupt-parent = <&mpic>;
77 L2: l2-cache-controller@20000 {
78 compatible = "fsl,mpc8540-l2-cache-controller";
79 reg = <0x20000 0x1000>;
80 cache-line-size = <32>;
81 cache-size = <0x40000>; // L2, 256K
82 interrupt-parent = <&mpic>;
90 compatible = "fsl-i2c";
93 interrupt-parent = <&mpic>;
97 compatible = "national,lm75";
102 compatible = "dallas,ds1337";
108 #address-cells = <1>;
110 compatible = "fsl,mpc8560-dma", "fsl,eloplus-dma";
112 ranges = <0x0 0x21100 0x200>;
115 compatible = "fsl,mpc8560-dma-channel",
116 "fsl,eloplus-dma-channel";
119 interrupt-parent = <&mpic>;
123 compatible = "fsl,mpc8560-dma-channel",
124 "fsl,eloplus-dma-channel";
127 interrupt-parent = <&mpic>;
131 compatible = "fsl,mpc8560-dma-channel",
132 "fsl,eloplus-dma-channel";
135 interrupt-parent = <&mpic>;
139 compatible = "fsl,mpc8560-dma-channel",
140 "fsl,eloplus-dma-channel";
143 interrupt-parent = <&mpic>;
148 enet0: ethernet@24000 {
149 #address-cells = <1>;
152 device_type = "network";
154 compatible = "gianfar";
155 reg = <0x24000 0x1000>;
156 ranges = <0x0 0x24000 0x1000>;
157 local-mac-address = [ 00 00 00 00 00 00 ];
158 interrupts = <29 2 30 2 34 2>;
159 interrupt-parent = <&mpic>;
160 tbi-handle = <&tbi0>;
161 phy-handle = <&phy2>;
164 #address-cells = <1>;
166 compatible = "fsl,gianfar-mdio";
169 phy1: ethernet-phy@1 {
170 interrupt-parent = <&mpic>;
174 phy2: ethernet-phy@2 {
175 interrupt-parent = <&mpic>;
179 phy3: ethernet-phy@3 {
180 interrupt-parent = <&mpic>;
186 device_type = "tbi-phy";
191 enet1: ethernet@25000 {
192 #address-cells = <1>;
195 device_type = "network";
197 compatible = "gianfar";
198 reg = <0x25000 0x1000>;
199 ranges = <0x0 0x25000 0x1000>;
200 local-mac-address = [ 00 00 00 00 00 00 ];
201 interrupts = <35 2 36 2 40 2>;
202 interrupt-parent = <&mpic>;
203 tbi-handle = <&tbi1>;
204 phy-handle = <&phy1>;
207 #address-cells = <1>;
209 compatible = "fsl,gianfar-tbi";
214 device_type = "tbi-phy";
220 interrupt-controller;
221 #address-cells = <0>;
222 #interrupt-cells = <2>;
223 reg = <0x40000 0x40000>;
224 device_type = "open-pic";
225 compatible = "chrp,open-pic";
229 #address-cells = <1>;
231 compatible = "fsl,mpc8560-cpm", "fsl,cpm2", "simple-bus";
232 reg = <0x919c0 0x30>;
236 #address-cells = <1>;
238 ranges = <0 0x80000 0x10000>;
241 compatible = "fsl,cpm-muram-data";
242 reg = <0 0x4000 0x9000 0x2000>;
247 compatible = "fsl,mpc8560-brg",
250 reg = <0x919f0 0x10 0x915f0 0x10>;
251 clock-frequency = <0>;
255 interrupt-controller;
256 #address-cells = <0>;
257 #interrupt-cells = <2>;
259 interrupt-parent = <&mpic>;
260 reg = <0x90c00 0x80>;
261 compatible = "fsl,mpc8560-cpm-pic", "fsl,cpm2-pic";
264 serial0: serial@91a00 {
265 device_type = "serial";
266 compatible = "fsl,mpc8560-scc-uart",
268 reg = <0x91a00 0x20 0x88000 0x100>;
270 fsl,cpm-command = <0x800000>;
271 current-speed = <115200>;
273 interrupt-parent = <&cpmpic>;
276 serial1: serial@91a20 {
277 device_type = "serial";
278 compatible = "fsl,mpc8560-scc-uart",
280 reg = <0x91a20 0x20 0x88100 0x100>;
282 fsl,cpm-command = <0x4a00000>;
283 current-speed = <115200>;
285 interrupt-parent = <&cpmpic>;
288 enet2: ethernet@91340 {
289 device_type = "network";
290 compatible = "fsl,mpc8560-fcc-enet",
292 reg = <0x91340 0x20 0x88600 0x100 0x913d0 0x1>;
293 local-mac-address = [ 00 00 00 00 00 00 ];
294 fsl,cpm-command = <0x1a400300>;
296 interrupt-parent = <&cpmpic>;
297 phy-handle = <&phy3>;
303 compatible = "fsl,mpc8560-localbus", "fsl,pq3-localbus",
305 #address-cells = <2>;
307 reg = <0xe0005000 0x100>; // BRx, ORx, etc.
308 interrupt-parent = <&mpic>;
312 0 0x0 0xfc000000 0x04000000 // NOR FLASH bank 1
313 1 0x0 0xf8000000 0x08000000 // NOR FLASH bank 0
314 2 0x0 0xe3000000 0x00008000 // CAN (2 x i82527)
318 #address-cells = <1>;
320 compatible = "cfi-flash";
321 reg = <1 0x0 0x8000000>;
327 reg = <0x00000000 0x00200000>;
331 reg = <0x00200000 0x00300000>;
335 reg = <0x00500000 0x07a00000>;
339 reg = <0x07f00000 0x00040000>;
343 reg = <0x07f40000 0x00040000>;
347 reg = <0x07f80000 0x00080000>;
352 /* Note: CAN support needs be enabled in U-Boot */
354 compatible = "intel,82527"; // Bosch CC770
357 interrupt-parent = <&mpic>;
361 compatible = "intel,82527"; // Bosch CC770
362 reg = <2 0x100 0x100>;
364 interrupt-parent = <&mpic>;
369 #interrupt-cells = <1>;
371 #address-cells = <3>;
372 compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
374 reg = <0xe0008000 0x1000>;
375 clock-frequency = <66666666>;
376 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
379 0xe000 0 0 1 &mpic 2 1
380 0xe000 0 0 2 &mpic 3 1
381 0xe000 0 0 3 &mpic 6 1
382 0xe000 0 0 4 &mpic 5 1
385 0x5800 0 0 1 &mpic 6 1
386 0x5800 0 0 2 &mpic 5 1
389 interrupt-parent = <&mpic>;
392 ranges = <0x02000000 0 0x80000000 0x80000000 0 0x20000000
393 0x01000000 0 0x00000000 0xe2000000 0 0x01000000>;