1 // SPDX-License-Identifier: GPL-2.0
3 * Copyright (C) 1995 Linus Torvalds
4 * Adapted from 'alpha' version by Gary Thomas
5 * Modified by Cort Dougan (cort@cs.nmt.edu)
12 #include <linux/errno.h>
13 #include <linux/sched.h>
14 #include <linux/kernel.h>
16 #include <linux/stddef.h>
17 #include <linux/unistd.h>
18 #include <linux/ptrace.h>
19 #include <linux/user.h>
20 #include <linux/tty.h>
21 #include <linux/major.h>
22 #include <linux/interrupt.h>
23 #include <linux/reboot.h>
24 #include <linux/init.h>
25 #include <linux/pci.h>
26 #include <generated/utsrelease.h>
27 #include <linux/adb.h>
28 #include <linux/module.h>
29 #include <linux/delay.h>
30 #include <linux/console.h>
31 #include <linux/seq_file.h>
32 #include <linux/root_dev.h>
33 #include <linux/initrd.h>
34 #include <linux/timer.h>
38 #include <asm/pci-bridge.h>
40 #include <asm/machdep.h>
42 #include <asm/hydra.h>
43 #include <asm/sections.h>
45 #include <asm/i8259.h>
53 void rtas_indicator_progress(char *, unsigned short);
56 EXPORT_SYMBOL(_chrp_type
);
58 static struct mpic
*chrp_mpic
;
60 /* Used for doing CHRP event-scans */
61 DEFINE_PER_CPU(struct timer_list
, heartbeat_timer
);
62 unsigned long event_scan_interval
;
64 extern unsigned long loops_per_jiffy
;
66 /* To be replaced by RTAS when available */
67 static unsigned int __iomem
*briq_SPOR
;
70 extern struct smp_ops_t chrp_smp_ops
;
73 static const char *gg2_memtypes
[4] = {
74 "FPM", "SDRAM", "EDO", "BEDO"
76 static const char *gg2_cachesizes
[4] = {
77 "256 KB", "512 KB", "1 MB", "Reserved"
79 static const char *gg2_cachetypes
[4] = {
80 "Asynchronous", "Reserved", "Flow-Through Synchronous",
81 "Pipelined Synchronous"
83 static const char *gg2_cachemodes
[4] = {
84 "Disabled", "Write-Through", "Copy-Back", "Transparent Mode"
87 static const char *chrp_names
[] = {
96 static void chrp_show_cpuinfo(struct seq_file
*m
)
100 struct device_node
*root
;
101 const char *model
= "";
103 root
= of_find_node_by_path("/");
105 model
= of_get_property(root
, "model", NULL
);
106 seq_printf(m
, "machine\t\t: CHRP %s\n", model
);
108 /* longtrail (goldengate) stuff */
109 if (model
&& !strncmp(model
, "IBM,LongTrail", 13)) {
110 /* VLSI VAS96011/12 `Golden Gate 2' */
112 sdramen
= (in_le32(gg2_pci_config_base
+ GG2_PCI_DRAM_CTRL
)
114 for (i
= 0; i
< (sdramen
? 4 : 6); i
++) {
115 t
= in_le32(gg2_pci_config_base
+
120 switch ((t
>>8) & 0x1f) {
143 seq_printf(m
, "memory bank %d\t: %s %s\n", i
, model
,
144 gg2_memtypes
[sdramen
? 1 : ((t
>>1) & 3)]);
147 t
= in_le32(gg2_pci_config_base
+GG2_PCI_CC_CTRL
);
148 seq_printf(m
, "board l2\t: %s %s (%s)\n",
149 gg2_cachesizes
[(t
>>7) & 3],
150 gg2_cachetypes
[(t
>>2) & 3],
151 gg2_cachemodes
[t
& 3]);
157 * Fixes for the National Semiconductor PC78308VUL SuperI/O
159 * Some versions of Open Firmware incorrectly initialize the IRQ settings
160 * for keyboard and mouse
162 static inline void __init
sio_write(u8 val
, u8 index
)
168 static inline u8 __init
sio_read(u8 index
)
174 static void __init
sio_fixup_irq(const char *name
, u8 device
, u8 level
,
177 u8 level0
, type0
, active
;
179 /* select logical device */
180 sio_write(device
, 0x07);
181 active
= sio_read(0x30);
182 level0
= sio_read(0x70);
183 type0
= sio_read(0x71);
184 if (level0
!= level
|| type0
!= type
|| !active
) {
185 printk(KERN_WARNING
"sio: %s irq level %d, type %d, %sactive: "
186 "remapping to level %d, type %d, active\n",
187 name
, level0
, type0
, !active
? "in" : "", level
, type
);
188 sio_write(0x01, 0x30);
189 sio_write(level
, 0x70);
190 sio_write(type
, 0x71);
194 static void __init
sio_init(void)
196 struct device_node
*root
;
199 root
= of_find_node_by_path("/");
203 model
= of_get_property(root
, "model", NULL
);
204 if (model
&& !strncmp(model
, "IBM,LongTrail", 13)) {
205 /* logical device 0 (KBC/Keyboard) */
206 sio_fixup_irq("keyboard", 0, 1, 2);
207 /* select logical device 1 (KBC/Mouse) */
208 sio_fixup_irq("mouse", 1, 12, 2);
215 static void __init
pegasos_set_l2cr(void)
217 struct device_node
*np
;
219 /* On Pegasos, enable the l2 cache if needed, as the OF forgets it */
220 if (_chrp_type
!= _CHRP_Pegasos
)
223 /* Enable L2 cache if needed */
224 np
= of_find_node_by_type(NULL
, "cpu");
226 const unsigned int *l2cr
= of_get_property(np
, "l2cr", NULL
);
228 printk ("Pegasos l2cr : no cpu l2cr property found\n");
231 if (!((*l2cr
) & 0x80000000)) {
232 printk ("Pegasos l2cr : L2 cache was not active, "
235 _set_L2CR((*l2cr
) | 0x80000000);
242 static void __noreturn
briq_restart(char *cmd
)
246 out_be32(briq_SPOR
, 0);
251 * Per default, input/output-device points to the keyboard/screen
252 * If no card is installed, the built-in serial port is used as a fallback.
253 * But unfortunately, the firmware does not connect /chosen/{stdin,stdout}
254 * the the built-in serial node. Instead, a /failsafe node is created.
256 static __init
void chrp_init(void)
258 struct device_node
*node
;
259 const char *property
;
261 if (strstr(boot_command_line
, "console="))
263 /* find the boot console from /chosen/stdout */
266 node
= of_find_node_by_path("/");
269 property
= of_get_property(node
, "model", NULL
);
272 if (strcmp(property
, "Pegasos2"))
274 /* this is a Pegasos2 */
275 property
= of_get_property(of_chosen
, "linux,stdout-path", NULL
);
279 node
= of_find_node_by_path(property
);
282 if (!of_node_is_type(node
, "serial"))
285 * The 9pin connector is either /failsafe
286 * or /pci@80000000/isa@C/serial@i2F8
287 * The optional graphics card has also type 'serial' in VGA mode.
289 if (of_node_name_eq(node
, "failsafe") || of_node_name_eq(node
, "serial"))
290 add_preferred_console("ttyS", 0, NULL
);
295 static void __init
chrp_setup_arch(void)
297 struct device_node
*root
= of_find_node_by_path("/");
298 const char *machine
= NULL
;
300 /* init to some ~sane value until calibrate_delay() runs */
301 loops_per_jiffy
= 50000000/HZ
;
304 machine
= of_get_property(root
, "model", NULL
);
305 if (machine
&& strncmp(machine
, "Pegasos", 7) == 0) {
306 _chrp_type
= _CHRP_Pegasos
;
307 } else if (machine
&& strncmp(machine
, "IBM", 3) == 0) {
308 _chrp_type
= _CHRP_IBM
;
309 } else if (machine
&& strncmp(machine
, "MOT", 3) == 0) {
310 _chrp_type
= _CHRP_Motorola
;
311 } else if (machine
&& strncmp(machine
, "TotalImpact,BRIQ-1", 18) == 0) {
312 _chrp_type
= _CHRP_briq
;
313 /* Map the SPOR register on briq and change the restart hook */
314 briq_SPOR
= ioremap(0xff0000e8, 4);
315 ppc_md
.restart
= briq_restart
;
317 /* Let's assume it is an IBM chrp if all else fails */
318 _chrp_type
= _CHRP_IBM
;
321 printk("chrp type = %x [%s]\n", _chrp_type
, chrp_names
[_chrp_type
]);
324 if (rtas_token("display-character") >= 0)
325 ppc_md
.progress
= rtas_progress
;
327 /* use RTAS time-of-day routines if available */
328 if (rtas_token("get-time-of-day") != RTAS_UNKNOWN_SERVICE
) {
329 ppc_md
.get_boot_time
= rtas_get_boot_time
;
330 ppc_md
.get_rtc_time
= rtas_get_rtc_time
;
331 ppc_md
.set_rtc_time
= rtas_set_rtc_time
;
334 /* On pegasos, enable the L2 cache if not already done by OF */
337 /* Lookup PCI host bridges */
341 * Temporary fixes for PCI devices.
344 hydra_init(); /* Mac I/O */
347 * Fix the Super I/O configuration
351 pci_create_OF_bus_map();
354 * Print the banner, then scroll down so boot progress
355 * can be printed. -- Cort
357 if (ppc_md
.progress
) ppc_md
.progress("Linux/PPC "UTS_RELEASE
"\n", 0x0);
360 static void chrp_8259_cascade(struct irq_desc
*desc
)
362 struct irq_chip
*chip
= irq_desc_get_chip(desc
);
363 unsigned int cascade_irq
= i8259_irq();
366 generic_handle_irq(cascade_irq
);
368 chip
->irq_eoi(&desc
->irq_data
);
372 * Finds the open-pic node and sets up the mpic driver.
374 static void __init
chrp_find_openpic(void)
376 struct device_node
*np
, *root
;
379 const unsigned int *iranges
, *opprop
= NULL
;
381 unsigned long opaddr
;
384 np
= of_find_node_by_type(NULL
, "open-pic");
387 root
= of_find_node_by_path("/");
389 opprop
= of_get_property(root
, "platform-open-pic", &oplen
);
390 na
= of_n_addr_cells(root
);
392 if (opprop
&& oplen
>= na
* sizeof(unsigned int)) {
393 opaddr
= opprop
[na
-1]; /* assume 32-bit */
394 oplen
/= na
* sizeof(unsigned int);
397 if (of_address_to_resource(np
, 0, &r
)) {
404 printk(KERN_INFO
"OpenPIC at %lx\n", opaddr
);
406 iranges
= of_get_property(np
, "interrupt-ranges", &len
);
408 len
= 0; /* non-distributed mpic */
410 len
/= 2 * sizeof(unsigned int);
413 * The first pair of cells in interrupt-ranges refers to the
414 * IDU; subsequent pairs refer to the ISUs.
417 printk(KERN_ERR
"Insufficient addresses for distributed"
418 " OpenPIC (%d < %d)\n", oplen
, len
);
423 if (len
> 0 && iranges
[1] != 0) {
424 printk(KERN_INFO
"OpenPIC irqs %d..%d in IDU\n",
425 iranges
[0], iranges
[0] + iranges
[1] - 1);
428 isu_size
= iranges
[3];
430 chrp_mpic
= mpic_alloc(np
, opaddr
, MPIC_NO_RESET
,
431 isu_size
, 0, " MPIC ");
432 if (chrp_mpic
== NULL
) {
433 printk(KERN_ERR
"Failed to allocate MPIC structure\n");
437 for (i
= 1; i
< len
; ++i
) {
440 printk(KERN_INFO
"OpenPIC irqs %d..%d in ISU at %x\n",
441 iranges
[0], iranges
[0] + iranges
[1] - 1,
443 mpic_assign_isu(chrp_mpic
, i
- 1, opprop
[j
]);
446 mpic_init(chrp_mpic
);
447 ppc_md
.get_irq
= mpic_get_irq
;
453 static void __init
chrp_find_8259(void)
455 struct device_node
*np
, *pic
= NULL
;
456 unsigned long chrp_int_ack
= 0;
457 unsigned int cascade_irq
;
459 /* Look for cascade */
460 for_each_node_by_type(np
, "interrupt-controller")
461 if (of_device_is_compatible(np
, "chrp,iic")) {
465 /* Ok, 8259 wasn't found. We need to handle the case where
466 * we have a pegasos that claims to be chrp but doesn't have
467 * a proper interrupt tree
469 if (pic
== NULL
&& chrp_mpic
!= NULL
) {
470 printk(KERN_ERR
"i8259: Not found in device-tree"
471 " assuming no legacy interrupts\n");
475 /* Look for intack. In a perfect world, we would look for it on
476 * the ISA bus that holds the 8259 but heh... Works that way. If
477 * we ever see a problem, we can try to re-use the pSeries code here.
478 * Also, Pegasos-type platforms don't have a proper node to start
481 for_each_node_by_name(np
, "pci") {
482 const unsigned int *addrp
= of_get_property(np
,
483 "8259-interrupt-acknowledge", NULL
);
487 chrp_int_ack
= addrp
[of_n_addr_cells(np
)-1];
492 printk(KERN_WARNING
"Cannot find PCI interrupt acknowledge"
493 " address, polling\n");
495 i8259_init(pic
, chrp_int_ack
);
496 if (ppc_md
.get_irq
== NULL
) {
497 ppc_md
.get_irq
= i8259_irq
;
498 irq_set_default_host(i8259_get_host());
500 if (chrp_mpic
!= NULL
) {
501 cascade_irq
= irq_of_parse_and_map(pic
, 0);
503 printk(KERN_ERR
"i8259: failed to map cascade irq\n");
505 irq_set_chained_handler(cascade_irq
,
510 static void __init
chrp_init_IRQ(void)
512 #if defined(CONFIG_VT) && defined(CONFIG_INPUT_ADBHID) && defined(CONFIG_XMON)
513 struct device_node
*kbd
;
519 /* Pegasos has no MPIC, those ops would make it crash. It might be an
520 * option to move setting them to after we probe the PIC though
522 if (chrp_mpic
!= NULL
)
523 smp_ops
= &chrp_smp_ops
;
524 #endif /* CONFIG_SMP */
526 if (_chrp_type
== _CHRP_Pegasos
)
527 ppc_md
.get_irq
= i8259_irq
;
529 #if defined(CONFIG_VT) && defined(CONFIG_INPUT_ADBHID) && defined(CONFIG_XMON)
530 /* see if there is a keyboard in the device tree
531 with a parent of type "adb" */
532 for_each_node_by_name(kbd
, "keyboard")
533 if (of_node_is_type(kbd
->parent
, "adb"))
537 if (request_irq(HYDRA_INT_ADB_NMI
, xmon_irq
, 0, "XMON break",
539 pr_err("Failed to register XMON break interrupt\n");
547 #if IS_ENABLED(CONFIG_NVRAM)
551 request_region(0x20,0x20,"pic1");
552 request_region(0xa0,0x20,"pic2");
553 request_region(0x00,0x20,"dma1");
554 request_region(0x40,0x20,"timer");
555 request_region(0x80,0x10,"dma page reg");
556 request_region(0xc0,0x20,"dma2");
559 ppc_md
.progress(" Have fun! ", 0x7777);
562 static int __init
chrp_probe(void)
564 const char *dtype
= of_get_flat_dt_prop(of_get_flat_dt_root(),
565 "device_type", NULL
);
568 if (strcmp(dtype
, "chrp"))
571 DMA_MODE_READ
= 0x44;
572 DMA_MODE_WRITE
= 0x48;
574 pm_power_off
= rtas_power_off
;
581 define_machine(chrp
) {
584 .setup_arch
= chrp_setup_arch
,
586 .show_cpuinfo
= chrp_show_cpuinfo
,
587 .init_IRQ
= chrp_init_IRQ
,
588 .restart
= rtas_restart
,
590 .time_init
= chrp_time_init
,
591 .set_rtc_time
= chrp_set_rtc_time
,
592 .get_rtc_time
= chrp_get_rtc_time
,
593 .calibrate_decr
= generic_calibrate_decr
,
594 .phys_mem_access_prot
= pci_phys_mem_access_prot
,