WIP FPC-III support
[linux/fpc-iii.git] / arch / riscv / include / asm / cache.h
blob9b58b104559ee8c535d99a9ce63a93a29c09cfa9
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3 * Copyright (C) 2017 Chen Liqin <liqin.chen@sunplusct.com>
4 * Copyright (C) 2012 Regents of the University of California
5 */
7 #ifndef _ASM_RISCV_CACHE_H
8 #define _ASM_RISCV_CACHE_H
10 #define L1_CACHE_SHIFT 6
12 #define L1_CACHE_BYTES (1 << L1_CACHE_SHIFT)
15 * RISC-V requires the stack pointer to be 16-byte aligned, so ensure that
16 * the flat loader aligns it accordingly.
18 #ifndef CONFIG_MMU
19 #define ARCH_SLAB_MINALIGN 16
20 #endif
22 #endif /* _ASM_RISCV_CACHE_H */