1 /* SPDX-License-Identifier: GPL-2.0 */
3 * Common functionality for RV32 and RV64 BPF JIT compilers
5 * Copyright (c) 2019 Björn Töpel <bjorn.topel@gmail.com>
12 #include <linux/bpf.h>
13 #include <linux/filter.h>
14 #include <asm/cacheflush.h>
16 static inline bool rvc_enabled(void)
18 return IS_ENABLED(CONFIG_RISCV_ISA_C
);
22 RV_REG_ZERO
= 0, /* The constant value 0 */
23 RV_REG_RA
= 1, /* Return address */
24 RV_REG_SP
= 2, /* Stack pointer */
25 RV_REG_GP
= 3, /* Global pointer */
26 RV_REG_TP
= 4, /* Thread pointer */
27 RV_REG_T0
= 5, /* Temporaries */
30 RV_REG_FP
= 8, /* Saved register/frame pointer */
31 RV_REG_S1
= 9, /* Saved register */
32 RV_REG_A0
= 10, /* Function argument/return values */
33 RV_REG_A1
= 11, /* Function arguments */
40 RV_REG_S2
= 18, /* Saved registers */
50 RV_REG_T3
= 28, /* Temporaries */
56 static inline bool is_creg(u8 reg
)
58 return (1 << reg
) & (BIT(RV_REG_FP
) |
68 struct rv_jit_context
{
69 struct bpf_prog
*prog
;
70 u16
*insns
; /* RV insns */
73 int *offset
; /* BPF to RV */
78 /* Convert from ninsns to bytes. */
79 static inline int ninsns_rvoff(int ninsns
)
85 struct bpf_binary_header
*header
;
87 struct rv_jit_context ctx
;
90 static inline void bpf_fill_ill_insns(void *area
, unsigned int size
)
92 memset(area
, 0, size
);
95 static inline void bpf_flush_icache(void *start
, void *end
)
97 flush_icache_range((unsigned long)start
, (unsigned long)end
);
100 /* Emit a 4-byte riscv instruction. */
101 static inline void emit(const u32 insn
, struct rv_jit_context
*ctx
)
104 ctx
->insns
[ctx
->ninsns
] = insn
;
105 ctx
->insns
[ctx
->ninsns
+ 1] = (insn
>> 16);
111 /* Emit a 2-byte riscv compressed instruction. */
112 static inline void emitc(const u16 insn
, struct rv_jit_context
*ctx
)
114 BUILD_BUG_ON(!rvc_enabled());
117 ctx
->insns
[ctx
->ninsns
] = insn
;
122 static inline int epilogue_offset(struct rv_jit_context
*ctx
)
124 int to
= ctx
->epilogue_offset
, from
= ctx
->ninsns
;
126 return ninsns_rvoff(to
- from
);
129 /* Return -1 or inverted cond. */
130 static inline int invert_bpf_cond(u8 cond
)
157 static inline bool is_6b_int(long val
)
159 return -(1L << 5) <= val
&& val
< (1L << 5);
162 static inline bool is_7b_uint(unsigned long val
)
164 return val
< (1UL << 7);
167 static inline bool is_8b_uint(unsigned long val
)
169 return val
< (1UL << 8);
172 static inline bool is_9b_uint(unsigned long val
)
174 return val
< (1UL << 9);
177 static inline bool is_10b_int(long val
)
179 return -(1L << 9) <= val
&& val
< (1L << 9);
182 static inline bool is_10b_uint(unsigned long val
)
184 return val
< (1UL << 10);
187 static inline bool is_12b_int(long val
)
189 return -(1L << 11) <= val
&& val
< (1L << 11);
192 static inline int is_12b_check(int off
, int insn
)
194 if (!is_12b_int(off
)) {
195 pr_err("bpf-jit: insn=%d 12b < offset=%d not supported yet!\n",
202 static inline bool is_13b_int(long val
)
204 return -(1L << 12) <= val
&& val
< (1L << 12);
207 static inline bool is_21b_int(long val
)
209 return -(1L << 20) <= val
&& val
< (1L << 20);
212 static inline int rv_offset(int insn
, int off
, struct rv_jit_context
*ctx
)
216 off
++; /* BPF branch is from PC+1, RV is from PC */
217 from
= (insn
> 0) ? ctx
->offset
[insn
- 1] : 0;
218 to
= (insn
+ off
> 0) ? ctx
->offset
[insn
+ off
- 1] : 0;
219 return ninsns_rvoff(to
- from
);
222 /* Instruction formats. */
224 static inline u32
rv_r_insn(u8 funct7
, u8 rs2
, u8 rs1
, u8 funct3
, u8 rd
,
227 return (funct7
<< 25) | (rs2
<< 20) | (rs1
<< 15) | (funct3
<< 12) |
231 static inline u32
rv_i_insn(u16 imm11_0
, u8 rs1
, u8 funct3
, u8 rd
, u8 opcode
)
233 return (imm11_0
<< 20) | (rs1
<< 15) | (funct3
<< 12) | (rd
<< 7) |
237 static inline u32
rv_s_insn(u16 imm11_0
, u8 rs2
, u8 rs1
, u8 funct3
, u8 opcode
)
239 u8 imm11_5
= imm11_0
>> 5, imm4_0
= imm11_0
& 0x1f;
241 return (imm11_5
<< 25) | (rs2
<< 20) | (rs1
<< 15) | (funct3
<< 12) |
242 (imm4_0
<< 7) | opcode
;
245 static inline u32
rv_b_insn(u16 imm12_1
, u8 rs2
, u8 rs1
, u8 funct3
, u8 opcode
)
247 u8 imm12
= ((imm12_1
& 0x800) >> 5) | ((imm12_1
& 0x3f0) >> 4);
248 u8 imm4_1
= ((imm12_1
& 0xf) << 1) | ((imm12_1
& 0x400) >> 10);
250 return (imm12
<< 25) | (rs2
<< 20) | (rs1
<< 15) | (funct3
<< 12) |
251 (imm4_1
<< 7) | opcode
;
254 static inline u32
rv_u_insn(u32 imm31_12
, u8 rd
, u8 opcode
)
256 return (imm31_12
<< 12) | (rd
<< 7) | opcode
;
259 static inline u32
rv_j_insn(u32 imm20_1
, u8 rd
, u8 opcode
)
263 imm
= (imm20_1
& 0x80000) | ((imm20_1
& 0x3ff) << 9) |
264 ((imm20_1
& 0x400) >> 2) | ((imm20_1
& 0x7f800) >> 11);
266 return (imm
<< 12) | (rd
<< 7) | opcode
;
269 static inline u32
rv_amo_insn(u8 funct5
, u8 aq
, u8 rl
, u8 rs2
, u8 rs1
,
270 u8 funct3
, u8 rd
, u8 opcode
)
272 u8 funct7
= (funct5
<< 2) | (aq
<< 1) | rl
;
274 return rv_r_insn(funct7
, rs2
, rs1
, funct3
, rd
, opcode
);
277 /* RISC-V compressed instruction formats. */
279 static inline u16
rv_cr_insn(u8 funct4
, u8 rd
, u8 rs2
, u8 op
)
281 return (funct4
<< 12) | (rd
<< 7) | (rs2
<< 2) | op
;
284 static inline u16
rv_ci_insn(u8 funct3
, u32 imm6
, u8 rd
, u8 op
)
288 imm
= ((imm6
& 0x20) << 7) | ((imm6
& 0x1f) << 2);
289 return (funct3
<< 13) | (rd
<< 7) | op
| imm
;
292 static inline u16
rv_css_insn(u8 funct3
, u32 uimm
, u8 rs2
, u8 op
)
294 return (funct3
<< 13) | (uimm
<< 7) | (rs2
<< 2) | op
;
297 static inline u16
rv_ciw_insn(u8 funct3
, u32 uimm
, u8 rd
, u8 op
)
299 return (funct3
<< 13) | (uimm
<< 5) | ((rd
& 0x7) << 2) | op
;
302 static inline u16
rv_cl_insn(u8 funct3
, u32 imm_hi
, u8 rs1
, u32 imm_lo
, u8 rd
,
305 return (funct3
<< 13) | (imm_hi
<< 10) | ((rs1
& 0x7) << 7) |
306 (imm_lo
<< 5) | ((rd
& 0x7) << 2) | op
;
309 static inline u16
rv_cs_insn(u8 funct3
, u32 imm_hi
, u8 rs1
, u32 imm_lo
, u8 rs2
,
312 return (funct3
<< 13) | (imm_hi
<< 10) | ((rs1
& 0x7) << 7) |
313 (imm_lo
<< 5) | ((rs2
& 0x7) << 2) | op
;
316 static inline u16
rv_ca_insn(u8 funct6
, u8 rd
, u8 funct2
, u8 rs2
, u8 op
)
318 return (funct6
<< 10) | ((rd
& 0x7) << 7) | (funct2
<< 5) |
319 ((rs2
& 0x7) << 2) | op
;
322 static inline u16
rv_cb_insn(u8 funct3
, u32 imm6
, u8 funct2
, u8 rd
, u8 op
)
326 imm
= ((imm6
& 0x20) << 7) | ((imm6
& 0x1f) << 2);
327 return (funct3
<< 13) | (funct2
<< 10) | ((rd
& 0x7) << 7) | op
| imm
;
330 /* Instructions shared by both RV32 and RV64. */
332 static inline u32
rv_addi(u8 rd
, u8 rs1
, u16 imm11_0
)
334 return rv_i_insn(imm11_0
, rs1
, 0, rd
, 0x13);
337 static inline u32
rv_andi(u8 rd
, u8 rs1
, u16 imm11_0
)
339 return rv_i_insn(imm11_0
, rs1
, 7, rd
, 0x13);
342 static inline u32
rv_ori(u8 rd
, u8 rs1
, u16 imm11_0
)
344 return rv_i_insn(imm11_0
, rs1
, 6, rd
, 0x13);
347 static inline u32
rv_xori(u8 rd
, u8 rs1
, u16 imm11_0
)
349 return rv_i_insn(imm11_0
, rs1
, 4, rd
, 0x13);
352 static inline u32
rv_slli(u8 rd
, u8 rs1
, u16 imm11_0
)
354 return rv_i_insn(imm11_0
, rs1
, 1, rd
, 0x13);
357 static inline u32
rv_srli(u8 rd
, u8 rs1
, u16 imm11_0
)
359 return rv_i_insn(imm11_0
, rs1
, 5, rd
, 0x13);
362 static inline u32
rv_srai(u8 rd
, u8 rs1
, u16 imm11_0
)
364 return rv_i_insn(0x400 | imm11_0
, rs1
, 5, rd
, 0x13);
367 static inline u32
rv_lui(u8 rd
, u32 imm31_12
)
369 return rv_u_insn(imm31_12
, rd
, 0x37);
372 static inline u32
rv_auipc(u8 rd
, u32 imm31_12
)
374 return rv_u_insn(imm31_12
, rd
, 0x17);
377 static inline u32
rv_add(u8 rd
, u8 rs1
, u8 rs2
)
379 return rv_r_insn(0, rs2
, rs1
, 0, rd
, 0x33);
382 static inline u32
rv_sub(u8 rd
, u8 rs1
, u8 rs2
)
384 return rv_r_insn(0x20, rs2
, rs1
, 0, rd
, 0x33);
387 static inline u32
rv_sltu(u8 rd
, u8 rs1
, u8 rs2
)
389 return rv_r_insn(0, rs2
, rs1
, 3, rd
, 0x33);
392 static inline u32
rv_and(u8 rd
, u8 rs1
, u8 rs2
)
394 return rv_r_insn(0, rs2
, rs1
, 7, rd
, 0x33);
397 static inline u32
rv_or(u8 rd
, u8 rs1
, u8 rs2
)
399 return rv_r_insn(0, rs2
, rs1
, 6, rd
, 0x33);
402 static inline u32
rv_xor(u8 rd
, u8 rs1
, u8 rs2
)
404 return rv_r_insn(0, rs2
, rs1
, 4, rd
, 0x33);
407 static inline u32
rv_sll(u8 rd
, u8 rs1
, u8 rs2
)
409 return rv_r_insn(0, rs2
, rs1
, 1, rd
, 0x33);
412 static inline u32
rv_srl(u8 rd
, u8 rs1
, u8 rs2
)
414 return rv_r_insn(0, rs2
, rs1
, 5, rd
, 0x33);
417 static inline u32
rv_sra(u8 rd
, u8 rs1
, u8 rs2
)
419 return rv_r_insn(0x20, rs2
, rs1
, 5, rd
, 0x33);
422 static inline u32
rv_mul(u8 rd
, u8 rs1
, u8 rs2
)
424 return rv_r_insn(1, rs2
, rs1
, 0, rd
, 0x33);
427 static inline u32
rv_mulhu(u8 rd
, u8 rs1
, u8 rs2
)
429 return rv_r_insn(1, rs2
, rs1
, 3, rd
, 0x33);
432 static inline u32
rv_divu(u8 rd
, u8 rs1
, u8 rs2
)
434 return rv_r_insn(1, rs2
, rs1
, 5, rd
, 0x33);
437 static inline u32
rv_remu(u8 rd
, u8 rs1
, u8 rs2
)
439 return rv_r_insn(1, rs2
, rs1
, 7, rd
, 0x33);
442 static inline u32
rv_jal(u8 rd
, u32 imm20_1
)
444 return rv_j_insn(imm20_1
, rd
, 0x6f);
447 static inline u32
rv_jalr(u8 rd
, u8 rs1
, u16 imm11_0
)
449 return rv_i_insn(imm11_0
, rs1
, 0, rd
, 0x67);
452 static inline u32
rv_beq(u8 rs1
, u8 rs2
, u16 imm12_1
)
454 return rv_b_insn(imm12_1
, rs2
, rs1
, 0, 0x63);
457 static inline u32
rv_bne(u8 rs1
, u8 rs2
, u16 imm12_1
)
459 return rv_b_insn(imm12_1
, rs2
, rs1
, 1, 0x63);
462 static inline u32
rv_bltu(u8 rs1
, u8 rs2
, u16 imm12_1
)
464 return rv_b_insn(imm12_1
, rs2
, rs1
, 6, 0x63);
467 static inline u32
rv_bgtu(u8 rs1
, u8 rs2
, u16 imm12_1
)
469 return rv_bltu(rs2
, rs1
, imm12_1
);
472 static inline u32
rv_bgeu(u8 rs1
, u8 rs2
, u16 imm12_1
)
474 return rv_b_insn(imm12_1
, rs2
, rs1
, 7, 0x63);
477 static inline u32
rv_bleu(u8 rs1
, u8 rs2
, u16 imm12_1
)
479 return rv_bgeu(rs2
, rs1
, imm12_1
);
482 static inline u32
rv_blt(u8 rs1
, u8 rs2
, u16 imm12_1
)
484 return rv_b_insn(imm12_1
, rs2
, rs1
, 4, 0x63);
487 static inline u32
rv_bgt(u8 rs1
, u8 rs2
, u16 imm12_1
)
489 return rv_blt(rs2
, rs1
, imm12_1
);
492 static inline u32
rv_bge(u8 rs1
, u8 rs2
, u16 imm12_1
)
494 return rv_b_insn(imm12_1
, rs2
, rs1
, 5, 0x63);
497 static inline u32
rv_ble(u8 rs1
, u8 rs2
, u16 imm12_1
)
499 return rv_bge(rs2
, rs1
, imm12_1
);
502 static inline u32
rv_lw(u8 rd
, u16 imm11_0
, u8 rs1
)
504 return rv_i_insn(imm11_0
, rs1
, 2, rd
, 0x03);
507 static inline u32
rv_lbu(u8 rd
, u16 imm11_0
, u8 rs1
)
509 return rv_i_insn(imm11_0
, rs1
, 4, rd
, 0x03);
512 static inline u32
rv_lhu(u8 rd
, u16 imm11_0
, u8 rs1
)
514 return rv_i_insn(imm11_0
, rs1
, 5, rd
, 0x03);
517 static inline u32
rv_sb(u8 rs1
, u16 imm11_0
, u8 rs2
)
519 return rv_s_insn(imm11_0
, rs2
, rs1
, 0, 0x23);
522 static inline u32
rv_sh(u8 rs1
, u16 imm11_0
, u8 rs2
)
524 return rv_s_insn(imm11_0
, rs2
, rs1
, 1, 0x23);
527 static inline u32
rv_sw(u8 rs1
, u16 imm11_0
, u8 rs2
)
529 return rv_s_insn(imm11_0
, rs2
, rs1
, 2, 0x23);
532 static inline u32
rv_amoadd_w(u8 rd
, u8 rs2
, u8 rs1
, u8 aq
, u8 rl
)
534 return rv_amo_insn(0, aq
, rl
, rs2
, rs1
, 2, rd
, 0x2f);
537 /* RVC instrutions. */
539 static inline u16
rvc_addi4spn(u8 rd
, u32 imm10
)
543 imm
= ((imm10
& 0x30) << 2) | ((imm10
& 0x3c0) >> 4) |
544 ((imm10
& 0x4) >> 1) | ((imm10
& 0x8) >> 3);
545 return rv_ciw_insn(0x0, imm
, rd
, 0x0);
548 static inline u16
rvc_lw(u8 rd
, u32 imm7
, u8 rs1
)
552 imm_hi
= (imm7
& 0x38) >> 3;
553 imm_lo
= ((imm7
& 0x4) >> 1) | ((imm7
& 0x40) >> 6);
554 return rv_cl_insn(0x2, imm_hi
, rs1
, imm_lo
, rd
, 0x0);
557 static inline u16
rvc_sw(u8 rs1
, u32 imm7
, u8 rs2
)
561 imm_hi
= (imm7
& 0x38) >> 3;
562 imm_lo
= ((imm7
& 0x4) >> 1) | ((imm7
& 0x40) >> 6);
563 return rv_cs_insn(0x6, imm_hi
, rs1
, imm_lo
, rs2
, 0x0);
566 static inline u16
rvc_addi(u8 rd
, u32 imm6
)
568 return rv_ci_insn(0, imm6
, rd
, 0x1);
571 static inline u16
rvc_li(u8 rd
, u32 imm6
)
573 return rv_ci_insn(0x2, imm6
, rd
, 0x1);
576 static inline u16
rvc_addi16sp(u32 imm10
)
580 imm
= ((imm10
& 0x200) >> 4) | (imm10
& 0x10) | ((imm10
& 0x40) >> 3) |
581 ((imm10
& 0x180) >> 6) | ((imm10
& 0x20) >> 5);
582 return rv_ci_insn(0x3, imm
, RV_REG_SP
, 0x1);
585 static inline u16
rvc_lui(u8 rd
, u32 imm6
)
587 return rv_ci_insn(0x3, imm6
, rd
, 0x1);
590 static inline u16
rvc_srli(u8 rd
, u32 imm6
)
592 return rv_cb_insn(0x4, imm6
, 0, rd
, 0x1);
595 static inline u16
rvc_srai(u8 rd
, u32 imm6
)
597 return rv_cb_insn(0x4, imm6
, 0x1, rd
, 0x1);
600 static inline u16
rvc_andi(u8 rd
, u32 imm6
)
602 return rv_cb_insn(0x4, imm6
, 0x2, rd
, 0x1);
605 static inline u16
rvc_sub(u8 rd
, u8 rs
)
607 return rv_ca_insn(0x23, rd
, 0, rs
, 0x1);
610 static inline u16
rvc_xor(u8 rd
, u8 rs
)
612 return rv_ca_insn(0x23, rd
, 0x1, rs
, 0x1);
615 static inline u16
rvc_or(u8 rd
, u8 rs
)
617 return rv_ca_insn(0x23, rd
, 0x2, rs
, 0x1);
620 static inline u16
rvc_and(u8 rd
, u8 rs
)
622 return rv_ca_insn(0x23, rd
, 0x3, rs
, 0x1);
625 static inline u16
rvc_slli(u8 rd
, u32 imm6
)
627 return rv_ci_insn(0, imm6
, rd
, 0x2);
630 static inline u16
rvc_lwsp(u8 rd
, u32 imm8
)
634 imm
= ((imm8
& 0xc0) >> 6) | (imm8
& 0x3c);
635 return rv_ci_insn(0x2, imm
, rd
, 0x2);
638 static inline u16
rvc_jr(u8 rs1
)
640 return rv_cr_insn(0x8, rs1
, RV_REG_ZERO
, 0x2);
643 static inline u16
rvc_mv(u8 rd
, u8 rs
)
645 return rv_cr_insn(0x8, rd
, rs
, 0x2);
648 static inline u16
rvc_jalr(u8 rs1
)
650 return rv_cr_insn(0x9, rs1
, RV_REG_ZERO
, 0x2);
653 static inline u16
rvc_add(u8 rd
, u8 rs
)
655 return rv_cr_insn(0x9, rd
, rs
, 0x2);
658 static inline u16
rvc_swsp(u32 imm8
, u8 rs2
)
662 imm
= (imm8
& 0x3c) | ((imm8
& 0xc0) >> 6);
663 return rv_css_insn(0x6, imm
, rs2
, 0x2);
667 * RV64-only instructions.
669 * These instructions are not available on RV32. Wrap them below a #if to
670 * ensure that the RV32 JIT doesn't emit any of these instructions.
673 #if __riscv_xlen == 64
675 static inline u32
rv_addiw(u8 rd
, u8 rs1
, u16 imm11_0
)
677 return rv_i_insn(imm11_0
, rs1
, 0, rd
, 0x1b);
680 static inline u32
rv_slliw(u8 rd
, u8 rs1
, u16 imm11_0
)
682 return rv_i_insn(imm11_0
, rs1
, 1, rd
, 0x1b);
685 static inline u32
rv_srliw(u8 rd
, u8 rs1
, u16 imm11_0
)
687 return rv_i_insn(imm11_0
, rs1
, 5, rd
, 0x1b);
690 static inline u32
rv_sraiw(u8 rd
, u8 rs1
, u16 imm11_0
)
692 return rv_i_insn(0x400 | imm11_0
, rs1
, 5, rd
, 0x1b);
695 static inline u32
rv_addw(u8 rd
, u8 rs1
, u8 rs2
)
697 return rv_r_insn(0, rs2
, rs1
, 0, rd
, 0x3b);
700 static inline u32
rv_subw(u8 rd
, u8 rs1
, u8 rs2
)
702 return rv_r_insn(0x20, rs2
, rs1
, 0, rd
, 0x3b);
705 static inline u32
rv_sllw(u8 rd
, u8 rs1
, u8 rs2
)
707 return rv_r_insn(0, rs2
, rs1
, 1, rd
, 0x3b);
710 static inline u32
rv_srlw(u8 rd
, u8 rs1
, u8 rs2
)
712 return rv_r_insn(0, rs2
, rs1
, 5, rd
, 0x3b);
715 static inline u32
rv_sraw(u8 rd
, u8 rs1
, u8 rs2
)
717 return rv_r_insn(0x20, rs2
, rs1
, 5, rd
, 0x3b);
720 static inline u32
rv_mulw(u8 rd
, u8 rs1
, u8 rs2
)
722 return rv_r_insn(1, rs2
, rs1
, 0, rd
, 0x3b);
725 static inline u32
rv_divuw(u8 rd
, u8 rs1
, u8 rs2
)
727 return rv_r_insn(1, rs2
, rs1
, 5, rd
, 0x3b);
730 static inline u32
rv_remuw(u8 rd
, u8 rs1
, u8 rs2
)
732 return rv_r_insn(1, rs2
, rs1
, 7, rd
, 0x3b);
735 static inline u32
rv_ld(u8 rd
, u16 imm11_0
, u8 rs1
)
737 return rv_i_insn(imm11_0
, rs1
, 3, rd
, 0x03);
740 static inline u32
rv_lwu(u8 rd
, u16 imm11_0
, u8 rs1
)
742 return rv_i_insn(imm11_0
, rs1
, 6, rd
, 0x03);
745 static inline u32
rv_sd(u8 rs1
, u16 imm11_0
, u8 rs2
)
747 return rv_s_insn(imm11_0
, rs2
, rs1
, 3, 0x23);
750 static inline u32
rv_amoadd_d(u8 rd
, u8 rs2
, u8 rs1
, u8 aq
, u8 rl
)
752 return rv_amo_insn(0, aq
, rl
, rs2
, rs1
, 3, rd
, 0x2f);
755 /* RV64-only RVC instructions. */
757 static inline u16
rvc_ld(u8 rd
, u32 imm8
, u8 rs1
)
761 imm_hi
= (imm8
& 0x38) >> 3;
762 imm_lo
= (imm8
& 0xc0) >> 6;
763 return rv_cl_insn(0x3, imm_hi
, rs1
, imm_lo
, rd
, 0x0);
766 static inline u16
rvc_sd(u8 rs1
, u32 imm8
, u8 rs2
)
770 imm_hi
= (imm8
& 0x38) >> 3;
771 imm_lo
= (imm8
& 0xc0) >> 6;
772 return rv_cs_insn(0x7, imm_hi
, rs1
, imm_lo
, rs2
, 0x0);
775 static inline u16
rvc_subw(u8 rd
, u8 rs
)
777 return rv_ca_insn(0x27, rd
, 0, rs
, 0x1);
780 static inline u16
rvc_addiw(u8 rd
, u32 imm6
)
782 return rv_ci_insn(0x1, imm6
, rd
, 0x1);
785 static inline u16
rvc_ldsp(u8 rd
, u32 imm9
)
789 imm
= ((imm9
& 0x1c0) >> 6) | (imm9
& 0x38);
790 return rv_ci_insn(0x3, imm
, rd
, 0x2);
793 static inline u16
rvc_sdsp(u32 imm9
, u8 rs2
)
797 imm
= (imm9
& 0x38) | ((imm9
& 0x1c0) >> 6);
798 return rv_css_insn(0x7, imm
, rs2
, 0x2);
801 #endif /* __riscv_xlen == 64 */
803 /* Helper functions that emit RVC instructions when possible. */
805 static inline void emit_jalr(u8 rd
, u8 rs
, s32 imm
, struct rv_jit_context
*ctx
)
807 if (rvc_enabled() && rd
== RV_REG_RA
&& rs
&& !imm
)
808 emitc(rvc_jalr(rs
), ctx
);
809 else if (rvc_enabled() && !rd
&& rs
&& !imm
)
810 emitc(rvc_jr(rs
), ctx
);
812 emit(rv_jalr(rd
, rs
, imm
), ctx
);
815 static inline void emit_mv(u8 rd
, u8 rs
, struct rv_jit_context
*ctx
)
817 if (rvc_enabled() && rd
&& rs
)
818 emitc(rvc_mv(rd
, rs
), ctx
);
820 emit(rv_addi(rd
, rs
, 0), ctx
);
823 static inline void emit_add(u8 rd
, u8 rs1
, u8 rs2
, struct rv_jit_context
*ctx
)
825 if (rvc_enabled() && rd
&& rd
== rs1
&& rs2
)
826 emitc(rvc_add(rd
, rs2
), ctx
);
828 emit(rv_add(rd
, rs1
, rs2
), ctx
);
831 static inline void emit_addi(u8 rd
, u8 rs
, s32 imm
, struct rv_jit_context
*ctx
)
833 if (rvc_enabled() && rd
== RV_REG_SP
&& rd
== rs
&& is_10b_int(imm
) && imm
&& !(imm
& 0xf))
834 emitc(rvc_addi16sp(imm
), ctx
);
835 else if (rvc_enabled() && is_creg(rd
) && rs
== RV_REG_SP
&& is_10b_uint(imm
) &&
837 emitc(rvc_addi4spn(rd
, imm
), ctx
);
838 else if (rvc_enabled() && rd
&& rd
== rs
&& imm
&& is_6b_int(imm
))
839 emitc(rvc_addi(rd
, imm
), ctx
);
841 emit(rv_addi(rd
, rs
, imm
), ctx
);
844 static inline void emit_li(u8 rd
, s32 imm
, struct rv_jit_context
*ctx
)
846 if (rvc_enabled() && rd
&& is_6b_int(imm
))
847 emitc(rvc_li(rd
, imm
), ctx
);
849 emit(rv_addi(rd
, RV_REG_ZERO
, imm
), ctx
);
852 static inline void emit_lui(u8 rd
, s32 imm
, struct rv_jit_context
*ctx
)
854 if (rvc_enabled() && rd
&& rd
!= RV_REG_SP
&& is_6b_int(imm
) && imm
)
855 emitc(rvc_lui(rd
, imm
), ctx
);
857 emit(rv_lui(rd
, imm
), ctx
);
860 static inline void emit_slli(u8 rd
, u8 rs
, s32 imm
, struct rv_jit_context
*ctx
)
862 if (rvc_enabled() && rd
&& rd
== rs
&& imm
&& (u32
)imm
< __riscv_xlen
)
863 emitc(rvc_slli(rd
, imm
), ctx
);
865 emit(rv_slli(rd
, rs
, imm
), ctx
);
868 static inline void emit_andi(u8 rd
, u8 rs
, s32 imm
, struct rv_jit_context
*ctx
)
870 if (rvc_enabled() && is_creg(rd
) && rd
== rs
&& is_6b_int(imm
))
871 emitc(rvc_andi(rd
, imm
), ctx
);
873 emit(rv_andi(rd
, rs
, imm
), ctx
);
876 static inline void emit_srli(u8 rd
, u8 rs
, s32 imm
, struct rv_jit_context
*ctx
)
878 if (rvc_enabled() && is_creg(rd
) && rd
== rs
&& imm
&& (u32
)imm
< __riscv_xlen
)
879 emitc(rvc_srli(rd
, imm
), ctx
);
881 emit(rv_srli(rd
, rs
, imm
), ctx
);
884 static inline void emit_srai(u8 rd
, u8 rs
, s32 imm
, struct rv_jit_context
*ctx
)
886 if (rvc_enabled() && is_creg(rd
) && rd
== rs
&& imm
&& (u32
)imm
< __riscv_xlen
)
887 emitc(rvc_srai(rd
, imm
), ctx
);
889 emit(rv_srai(rd
, rs
, imm
), ctx
);
892 static inline void emit_sub(u8 rd
, u8 rs1
, u8 rs2
, struct rv_jit_context
*ctx
)
894 if (rvc_enabled() && is_creg(rd
) && rd
== rs1
&& is_creg(rs2
))
895 emitc(rvc_sub(rd
, rs2
), ctx
);
897 emit(rv_sub(rd
, rs1
, rs2
), ctx
);
900 static inline void emit_or(u8 rd
, u8 rs1
, u8 rs2
, struct rv_jit_context
*ctx
)
902 if (rvc_enabled() && is_creg(rd
) && rd
== rs1
&& is_creg(rs2
))
903 emitc(rvc_or(rd
, rs2
), ctx
);
905 emit(rv_or(rd
, rs1
, rs2
), ctx
);
908 static inline void emit_and(u8 rd
, u8 rs1
, u8 rs2
, struct rv_jit_context
*ctx
)
910 if (rvc_enabled() && is_creg(rd
) && rd
== rs1
&& is_creg(rs2
))
911 emitc(rvc_and(rd
, rs2
), ctx
);
913 emit(rv_and(rd
, rs1
, rs2
), ctx
);
916 static inline void emit_xor(u8 rd
, u8 rs1
, u8 rs2
, struct rv_jit_context
*ctx
)
918 if (rvc_enabled() && is_creg(rd
) && rd
== rs1
&& is_creg(rs2
))
919 emitc(rvc_xor(rd
, rs2
), ctx
);
921 emit(rv_xor(rd
, rs1
, rs2
), ctx
);
924 static inline void emit_lw(u8 rd
, s32 off
, u8 rs1
, struct rv_jit_context
*ctx
)
926 if (rvc_enabled() && rs1
== RV_REG_SP
&& rd
&& is_8b_uint(off
) && !(off
& 0x3))
927 emitc(rvc_lwsp(rd
, off
), ctx
);
928 else if (rvc_enabled() && is_creg(rd
) && is_creg(rs1
) && is_7b_uint(off
) && !(off
& 0x3))
929 emitc(rvc_lw(rd
, off
, rs1
), ctx
);
931 emit(rv_lw(rd
, off
, rs1
), ctx
);
934 static inline void emit_sw(u8 rs1
, s32 off
, u8 rs2
, struct rv_jit_context
*ctx
)
936 if (rvc_enabled() && rs1
== RV_REG_SP
&& is_8b_uint(off
) && !(off
& 0x3))
937 emitc(rvc_swsp(off
, rs2
), ctx
);
938 else if (rvc_enabled() && is_creg(rs1
) && is_creg(rs2
) && is_7b_uint(off
) && !(off
& 0x3))
939 emitc(rvc_sw(rs1
, off
, rs2
), ctx
);
941 emit(rv_sw(rs1
, off
, rs2
), ctx
);
944 /* RV64-only helper functions. */
945 #if __riscv_xlen == 64
947 static inline void emit_addiw(u8 rd
, u8 rs
, s32 imm
, struct rv_jit_context
*ctx
)
949 if (rvc_enabled() && rd
&& rd
== rs
&& is_6b_int(imm
))
950 emitc(rvc_addiw(rd
, imm
), ctx
);
952 emit(rv_addiw(rd
, rs
, imm
), ctx
);
955 static inline void emit_ld(u8 rd
, s32 off
, u8 rs1
, struct rv_jit_context
*ctx
)
957 if (rvc_enabled() && rs1
== RV_REG_SP
&& rd
&& is_9b_uint(off
) && !(off
& 0x7))
958 emitc(rvc_ldsp(rd
, off
), ctx
);
959 else if (rvc_enabled() && is_creg(rd
) && is_creg(rs1
) && is_8b_uint(off
) && !(off
& 0x7))
960 emitc(rvc_ld(rd
, off
, rs1
), ctx
);
962 emit(rv_ld(rd
, off
, rs1
), ctx
);
965 static inline void emit_sd(u8 rs1
, s32 off
, u8 rs2
, struct rv_jit_context
*ctx
)
967 if (rvc_enabled() && rs1
== RV_REG_SP
&& is_9b_uint(off
) && !(off
& 0x7))
968 emitc(rvc_sdsp(off
, rs2
), ctx
);
969 else if (rvc_enabled() && is_creg(rs1
) && is_creg(rs2
) && is_8b_uint(off
) && !(off
& 0x7))
970 emitc(rvc_sd(rs1
, off
, rs2
), ctx
);
972 emit(rv_sd(rs1
, off
, rs2
), ctx
);
975 static inline void emit_subw(u8 rd
, u8 rs1
, u8 rs2
, struct rv_jit_context
*ctx
)
977 if (rvc_enabled() && is_creg(rd
) && rd
== rs1
&& is_creg(rs2
))
978 emitc(rvc_subw(rd
, rs2
), ctx
);
980 emit(rv_subw(rd
, rs1
, rs2
), ctx
);
983 #endif /* __riscv_xlen == 64 */
985 void bpf_jit_build_prologue(struct rv_jit_context
*ctx
);
986 void bpf_jit_build_epilogue(struct rv_jit_context
*ctx
);
988 int bpf_jit_emit_insn(const struct bpf_insn
*insn
, struct rv_jit_context
*ctx
,
991 #endif /* _BPF_JIT_H */