WIP FPC-III support
[linux/fpc-iii.git] / arch / sparc / include / asm / timer_32.h
blobeecd2696922dd3fffd65e3dd4f54bffeaeecd696
1 /* SPDX-License-Identifier: GPL-2.0 */
2 /*
3 * timer.h: Definitions for the timer chips on the Sparc.
5 * Copyright (C) 1995 David S. Miller (davem@caip.rutgers.edu)
6 */
9 #ifndef _SPARC_TIMER_H
10 #define _SPARC_TIMER_H
12 #include <linux/clocksource.h>
13 #include <linux/irqreturn.h>
15 #include <asm-generic/percpu.h>
17 #include <asm/cpu_type.h> /* For SUN4M_NCPUS */
19 #define SBUS_CLOCK_RATE 2000000 /* 2MHz */
20 #define TIMER_VALUE_SHIFT 9
21 #define TIMER_VALUE_MASK 0x3fffff
22 #define TIMER_LIMIT_BIT (1 << 31) /* Bit 31 in Counter-Timer register */
24 /* The counter timer register has the value offset by 9 bits.
25 * From sun4m manual:
26 * When a counter reaches the value in the corresponding limit register,
27 * the Limit bit is set and the counter is set to 500 nS (i.e. 0x00000200).
29 * To compensate for this add one to the value.
31 static inline unsigned int timer_value(unsigned int value)
33 return (value + 1) << TIMER_VALUE_SHIFT;
36 extern volatile u32 __iomem *master_l10_counter;
38 irqreturn_t notrace timer_interrupt(int dummy, void *dev_id);
40 #ifdef CONFIG_SMP
41 DECLARE_PER_CPU(struct clock_event_device, sparc32_clockevent);
42 void register_percpu_ce(int cpu);
43 #endif
45 #endif /* !(_SPARC_TIMER_H) */