1 // SPDX-License-Identifier: GPL-2.0
2 #include <linux/perf_event.h>
3 #include <linux/sysfs.h>
4 #include <linux/nospec.h>
5 #include <asm/intel-family.h>
20 static bool test_aperfmperf(int idx
, void *data
)
22 return boot_cpu_has(X86_FEATURE_APERFMPERF
);
25 static bool test_ptsc(int idx
, void *data
)
27 return boot_cpu_has(X86_FEATURE_PTSC
);
30 static bool test_irperf(int idx
, void *data
)
32 return boot_cpu_has(X86_FEATURE_IRPERF
);
35 static bool test_therm_status(int idx
, void *data
)
37 return boot_cpu_has(X86_FEATURE_DTHERM
);
40 static bool test_intel(int idx
, void *data
)
42 if (boot_cpu_data
.x86_vendor
!= X86_VENDOR_INTEL
||
43 boot_cpu_data
.x86
!= 6)
46 switch (boot_cpu_data
.x86_model
) {
47 case INTEL_FAM6_NEHALEM
:
48 case INTEL_FAM6_NEHALEM_G
:
49 case INTEL_FAM6_NEHALEM_EP
:
50 case INTEL_FAM6_NEHALEM_EX
:
52 case INTEL_FAM6_WESTMERE
:
53 case INTEL_FAM6_WESTMERE_EP
:
54 case INTEL_FAM6_WESTMERE_EX
:
56 case INTEL_FAM6_SANDYBRIDGE
:
57 case INTEL_FAM6_SANDYBRIDGE_X
:
59 case INTEL_FAM6_IVYBRIDGE
:
60 case INTEL_FAM6_IVYBRIDGE_X
:
62 case INTEL_FAM6_HASWELL
:
63 case INTEL_FAM6_HASWELL_X
:
64 case INTEL_FAM6_HASWELL_L
:
65 case INTEL_FAM6_HASWELL_G
:
67 case INTEL_FAM6_BROADWELL
:
68 case INTEL_FAM6_BROADWELL_D
:
69 case INTEL_FAM6_BROADWELL_G
:
70 case INTEL_FAM6_BROADWELL_X
:
72 case INTEL_FAM6_ATOM_SILVERMONT
:
73 case INTEL_FAM6_ATOM_SILVERMONT_D
:
74 case INTEL_FAM6_ATOM_AIRMONT
:
76 case INTEL_FAM6_ATOM_GOLDMONT
:
77 case INTEL_FAM6_ATOM_GOLDMONT_D
:
78 case INTEL_FAM6_ATOM_GOLDMONT_PLUS
:
79 case INTEL_FAM6_ATOM_TREMONT_D
:
80 case INTEL_FAM6_ATOM_TREMONT
:
81 case INTEL_FAM6_ATOM_TREMONT_L
:
83 case INTEL_FAM6_XEON_PHI_KNL
:
84 case INTEL_FAM6_XEON_PHI_KNM
:
85 if (idx
== PERF_MSR_SMI
)
89 case INTEL_FAM6_SKYLAKE_L
:
90 case INTEL_FAM6_SKYLAKE
:
91 case INTEL_FAM6_SKYLAKE_X
:
92 case INTEL_FAM6_KABYLAKE_L
:
93 case INTEL_FAM6_KABYLAKE
:
94 case INTEL_FAM6_COMETLAKE_L
:
95 case INTEL_FAM6_COMETLAKE
:
96 case INTEL_FAM6_ICELAKE_L
:
97 case INTEL_FAM6_ICELAKE
:
98 case INTEL_FAM6_ICELAKE_X
:
99 case INTEL_FAM6_ICELAKE_D
:
100 case INTEL_FAM6_TIGERLAKE_L
:
101 case INTEL_FAM6_TIGERLAKE
:
102 case INTEL_FAM6_ROCKETLAKE
:
103 if (idx
== PERF_MSR_SMI
|| idx
== PERF_MSR_PPERF
)
111 PMU_EVENT_ATTR_STRING(tsc
, attr_tsc
, "event=0x00" );
112 PMU_EVENT_ATTR_STRING(aperf
, attr_aperf
, "event=0x01" );
113 PMU_EVENT_ATTR_STRING(mperf
, attr_mperf
, "event=0x02" );
114 PMU_EVENT_ATTR_STRING(pperf
, attr_pperf
, "event=0x03" );
115 PMU_EVENT_ATTR_STRING(smi
, attr_smi
, "event=0x04" );
116 PMU_EVENT_ATTR_STRING(ptsc
, attr_ptsc
, "event=0x05" );
117 PMU_EVENT_ATTR_STRING(irperf
, attr_irperf
, "event=0x06" );
118 PMU_EVENT_ATTR_STRING(cpu_thermal_margin
, attr_therm
, "event=0x07" );
119 PMU_EVENT_ATTR_STRING(cpu_thermal_margin
.snapshot
, attr_therm_snap
, "1" );
120 PMU_EVENT_ATTR_STRING(cpu_thermal_margin
.unit
, attr_therm_unit
, "C" );
122 static unsigned long msr_mask
;
124 PMU_EVENT_GROUP(events
, aperf
);
125 PMU_EVENT_GROUP(events
, mperf
);
126 PMU_EVENT_GROUP(events
, pperf
);
127 PMU_EVENT_GROUP(events
, smi
);
128 PMU_EVENT_GROUP(events
, ptsc
);
129 PMU_EVENT_GROUP(events
, irperf
);
131 static struct attribute
*attrs_therm
[] = {
132 &attr_therm
.attr
.attr
,
133 &attr_therm_snap
.attr
.attr
,
134 &attr_therm_unit
.attr
.attr
,
138 static struct attribute_group group_therm
= {
140 .attrs
= attrs_therm
,
143 static struct perf_msr msr
[] = {
144 [PERF_MSR_TSC
] = { .no_check
= true, },
145 [PERF_MSR_APERF
] = { MSR_IA32_APERF
, &group_aperf
, test_aperfmperf
, },
146 [PERF_MSR_MPERF
] = { MSR_IA32_MPERF
, &group_mperf
, test_aperfmperf
, },
147 [PERF_MSR_PPERF
] = { MSR_PPERF
, &group_pperf
, test_intel
, },
148 [PERF_MSR_SMI
] = { MSR_SMI_COUNT
, &group_smi
, test_intel
, },
149 [PERF_MSR_PTSC
] = { MSR_F15H_PTSC
, &group_ptsc
, test_ptsc
, },
150 [PERF_MSR_IRPERF
] = { MSR_F17H_IRPERF
, &group_irperf
, test_irperf
, },
151 [PERF_MSR_THERM
] = { MSR_IA32_THERM_STATUS
, &group_therm
, test_therm_status
, },
154 static struct attribute
*events_attrs
[] = {
159 static struct attribute_group events_attr_group
= {
161 .attrs
= events_attrs
,
164 PMU_FORMAT_ATTR(event
, "config:0-63");
165 static struct attribute
*format_attrs
[] = {
166 &format_attr_event
.attr
,
169 static struct attribute_group format_attr_group
= {
171 .attrs
= format_attrs
,
174 static const struct attribute_group
*attr_groups
[] = {
180 static const struct attribute_group
*attr_update
[] = {
191 static int msr_event_init(struct perf_event
*event
)
193 u64 cfg
= event
->attr
.config
;
195 if (event
->attr
.type
!= event
->pmu
->type
)
198 /* unsupported modes and filters */
199 if (event
->attr
.sample_period
) /* no sampling */
202 if (cfg
>= PERF_MSR_EVENT_MAX
)
205 cfg
= array_index_nospec((unsigned long)cfg
, PERF_MSR_EVENT_MAX
);
207 if (!(msr_mask
& (1 << cfg
)))
211 event
->hw
.event_base
= msr
[cfg
].msr
;
212 event
->hw
.config
= cfg
;
217 static inline u64
msr_read_counter(struct perf_event
*event
)
221 if (event
->hw
.event_base
)
222 rdmsrl(event
->hw
.event_base
, now
);
224 now
= rdtsc_ordered();
229 static void msr_event_update(struct perf_event
*event
)
234 /* Careful, an NMI might modify the previous event value: */
236 prev
= local64_read(&event
->hw
.prev_count
);
237 now
= msr_read_counter(event
);
239 if (local64_cmpxchg(&event
->hw
.prev_count
, prev
, now
) != prev
)
243 if (unlikely(event
->hw
.event_base
== MSR_SMI_COUNT
)) {
244 delta
= sign_extend64(delta
, 31);
245 local64_add(delta
, &event
->count
);
246 } else if (unlikely(event
->hw
.event_base
== MSR_IA32_THERM_STATUS
)) {
247 /* If valid, extract digital readout, otherwise set to -1: */
248 now
= now
& (1ULL << 31) ? (now
>> 16) & 0x3f : -1;
249 local64_set(&event
->count
, now
);
251 local64_add(delta
, &event
->count
);
255 static void msr_event_start(struct perf_event
*event
, int flags
)
257 u64 now
= msr_read_counter(event
);
259 local64_set(&event
->hw
.prev_count
, now
);
262 static void msr_event_stop(struct perf_event
*event
, int flags
)
264 msr_event_update(event
);
267 static void msr_event_del(struct perf_event
*event
, int flags
)
269 msr_event_stop(event
, PERF_EF_UPDATE
);
272 static int msr_event_add(struct perf_event
*event
, int flags
)
274 if (flags
& PERF_EF_START
)
275 msr_event_start(event
, flags
);
280 static struct pmu pmu_msr
= {
281 .task_ctx_nr
= perf_sw_context
,
282 .attr_groups
= attr_groups
,
283 .event_init
= msr_event_init
,
284 .add
= msr_event_add
,
285 .del
= msr_event_del
,
286 .start
= msr_event_start
,
287 .stop
= msr_event_stop
,
288 .read
= msr_event_update
,
289 .capabilities
= PERF_PMU_CAP_NO_INTERRUPT
| PERF_PMU_CAP_NO_EXCLUDE
,
290 .attr_update
= attr_update
,
293 static int __init
msr_init(void)
295 if (!boot_cpu_has(X86_FEATURE_TSC
)) {
296 pr_cont("no MSR PMU driver.\n");
300 msr_mask
= perf_msr_probe(msr
, PERF_MSR_EVENT_MAX
, true, NULL
);
302 perf_pmu_register(&pmu_msr
, "msr", -1);
306 device_initcall(msr_init
);