1 // SPDX-License-Identifier: GPL-2.0
4 * Hyper-V specific APIC code.
6 * Copyright (C) 2018, Microsoft, Inc.
8 * Author : K. Y. Srinivasan <kys@microsoft.com>
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published
12 * by the Free Software Foundation.
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
17 * NON INFRINGEMENT. See the GNU General Public License for more
22 #include <linux/types.h>
23 #include <linux/vmalloc.h>
25 #include <linux/clockchips.h>
26 #include <linux/hyperv.h>
27 #include <linux/slab.h>
28 #include <linux/cpuhotplug.h>
29 #include <asm/hypervisor.h>
30 #include <asm/mshyperv.h>
33 #include <asm/trace/hyperv.h>
35 static struct apic orig_apic
;
37 static u64
hv_apic_icr_read(void)
41 rdmsrl(HV_X64_MSR_ICR
, reg_val
);
45 static void hv_apic_icr_write(u32 low
, u32 id
)
49 reg_val
= SET_APIC_DEST_FIELD(id
);
50 reg_val
= reg_val
<< 32;
53 wrmsrl(HV_X64_MSR_ICR
, reg_val
);
56 static u32
hv_apic_read(u32 reg
)
62 rdmsr(HV_X64_MSR_EOI
, reg_val
, hi
);
65 rdmsr(HV_X64_MSR_TPR
, reg_val
, hi
);
69 return native_apic_mem_read(reg
);
73 static void hv_apic_write(u32 reg
, u32 val
)
77 wrmsr(HV_X64_MSR_EOI
, val
, 0);
80 wrmsr(HV_X64_MSR_TPR
, val
, 0);
83 native_apic_mem_write(reg
, val
);
87 static void hv_apic_eoi_write(u32 reg
, u32 val
)
89 struct hv_vp_assist_page
*hvp
= hv_vp_assist_page
[smp_processor_id()];
91 if (hvp
&& (xchg(&hvp
->apic_assist
, 0) & 0x1))
94 wrmsr(HV_X64_MSR_EOI
, val
, 0);
98 * IPI implementation on Hyper-V.
100 static bool __send_ipi_mask_ex(const struct cpumask
*mask
, int vector
)
102 struct hv_send_ipi_ex
**arg
;
103 struct hv_send_ipi_ex
*ipi_arg
;
108 if (!(ms_hyperv
.hints
& HV_X64_EX_PROCESSOR_MASKS_RECOMMENDED
))
111 local_irq_save(flags
);
112 arg
= (struct hv_send_ipi_ex
**)this_cpu_ptr(hyperv_pcpu_input_arg
);
115 if (unlikely(!ipi_arg
))
116 goto ipi_mask_ex_done
;
118 ipi_arg
->vector
= vector
;
119 ipi_arg
->reserved
= 0;
120 ipi_arg
->vp_set
.valid_bank_mask
= 0;
122 if (!cpumask_equal(mask
, cpu_present_mask
)) {
123 ipi_arg
->vp_set
.format
= HV_GENERIC_SET_SPARSE_4K
;
124 nr_bank
= cpumask_to_vpset(&(ipi_arg
->vp_set
), mask
);
127 goto ipi_mask_ex_done
;
129 ipi_arg
->vp_set
.format
= HV_GENERIC_SET_ALL
;
131 ret
= hv_do_rep_hypercall(HVCALL_SEND_IPI_EX
, 0, nr_bank
,
135 local_irq_restore(flags
);
136 return ((ret
== 0) ? true : false);
139 static bool __send_ipi_mask(const struct cpumask
*mask
, int vector
)
142 struct hv_send_ipi ipi_arg
;
145 trace_hyperv_send_ipi_mask(mask
, vector
);
147 if (cpumask_empty(mask
))
150 if (!hv_hypercall_pg
)
153 if ((vector
< HV_IPI_LOW_VECTOR
) || (vector
> HV_IPI_HIGH_VECTOR
))
157 * From the supplied CPU set we need to figure out if we can get away
158 * with cheaper HVCALL_SEND_IPI hypercall. This is possible when the
159 * highest VP number in the set is < 64. As VP numbers are usually in
160 * ascending order and match Linux CPU ids, here is an optimization:
161 * we check the VP number for the highest bit in the supplied set first
162 * so we can quickly find out if using HVCALL_SEND_IPI_EX hypercall is
163 * a must. We will also check all VP numbers when walking the supplied
164 * CPU set to remain correct in all cases.
166 if (hv_cpu_number_to_vp_number(cpumask_last(mask
)) >= 64)
167 goto do_ex_hypercall
;
169 ipi_arg
.vector
= vector
;
170 ipi_arg
.cpu_mask
= 0;
172 for_each_cpu(cur_cpu
, mask
) {
173 vcpu
= hv_cpu_number_to_vp_number(cur_cpu
);
174 if (vcpu
== VP_INVAL
)
178 * This particular version of the IPI hypercall can
179 * only target upto 64 CPUs.
182 goto do_ex_hypercall
;
184 __set_bit(vcpu
, (unsigned long *)&ipi_arg
.cpu_mask
);
187 ret
= hv_do_fast_hypercall16(HVCALL_SEND_IPI
, ipi_arg
.vector
,
189 return ((ret
== 0) ? true : false);
192 return __send_ipi_mask_ex(mask
, vector
);
195 static bool __send_ipi_one(int cpu
, int vector
)
197 int vp
= hv_cpu_number_to_vp_number(cpu
);
199 trace_hyperv_send_ipi_one(cpu
, vector
);
201 if (!hv_hypercall_pg
|| (vp
== VP_INVAL
))
204 if ((vector
< HV_IPI_LOW_VECTOR
) || (vector
> HV_IPI_HIGH_VECTOR
))
208 return __send_ipi_mask_ex(cpumask_of(cpu
), vector
);
210 return !hv_do_fast_hypercall16(HVCALL_SEND_IPI
, vector
, BIT_ULL(vp
));
213 static void hv_send_ipi(int cpu
, int vector
)
215 if (!__send_ipi_one(cpu
, vector
))
216 orig_apic
.send_IPI(cpu
, vector
);
219 static void hv_send_ipi_mask(const struct cpumask
*mask
, int vector
)
221 if (!__send_ipi_mask(mask
, vector
))
222 orig_apic
.send_IPI_mask(mask
, vector
);
225 static void hv_send_ipi_mask_allbutself(const struct cpumask
*mask
, int vector
)
227 unsigned int this_cpu
= smp_processor_id();
228 struct cpumask new_mask
;
229 const struct cpumask
*local_mask
;
231 cpumask_copy(&new_mask
, mask
);
232 cpumask_clear_cpu(this_cpu
, &new_mask
);
233 local_mask
= &new_mask
;
234 if (!__send_ipi_mask(local_mask
, vector
))
235 orig_apic
.send_IPI_mask_allbutself(mask
, vector
);
238 static void hv_send_ipi_allbutself(int vector
)
240 hv_send_ipi_mask_allbutself(cpu_online_mask
, vector
);
243 static void hv_send_ipi_all(int vector
)
245 if (!__send_ipi_mask(cpu_online_mask
, vector
))
246 orig_apic
.send_IPI_all(vector
);
249 static void hv_send_ipi_self(int vector
)
251 if (!__send_ipi_one(smp_processor_id(), vector
))
252 orig_apic
.send_IPI_self(vector
);
255 void __init
hv_apic_init(void)
257 if (ms_hyperv
.hints
& HV_X64_CLUSTER_IPI_RECOMMENDED
) {
258 pr_info("Hyper-V: Using IPI hypercalls\n");
260 * Set the IPI entry points.
264 apic
->send_IPI
= hv_send_ipi
;
265 apic
->send_IPI_mask
= hv_send_ipi_mask
;
266 apic
->send_IPI_mask_allbutself
= hv_send_ipi_mask_allbutself
;
267 apic
->send_IPI_allbutself
= hv_send_ipi_allbutself
;
268 apic
->send_IPI_all
= hv_send_ipi_all
;
269 apic
->send_IPI_self
= hv_send_ipi_self
;
272 if (ms_hyperv
.hints
& HV_X64_APIC_ACCESS_RECOMMENDED
) {
273 pr_info("Hyper-V: Using enlightened APIC (%s mode)",
274 x2apic_enabled() ? "x2apic" : "xapic");
276 * When in x2apic mode, don't use the Hyper-V specific APIC
277 * accessors since the field layout in the ICR register is
278 * different in x2apic mode. Furthermore, the architectural
279 * x2apic MSRs function just as well as the Hyper-V
280 * synthetic APIC MSRs, so there's no benefit in having
281 * separate Hyper-V accessors for x2apic mode. The only
282 * exception is hv_apic_eoi_write, because it benefits from
283 * lazy EOI when available, but the same accessor works for
284 * both xapic and x2apic because the field layout is the same.
286 apic_set_eoi_write(hv_apic_eoi_write
);
287 if (!x2apic_enabled()) {
288 apic
->read
= hv_apic_read
;
289 apic
->write
= hv_apic_write
;
290 apic
->icr_write
= hv_apic_icr_write
;
291 apic
->icr_read
= hv_apic_icr_read
;