WIP FPC-III support
[linux/fpc-iii.git] / arch / xtensa / include / asm / cache.h
blob54e147ac26bf6c9059f3d0b031b33c1f1e18ee77
1 /*
2 * include/asm-xtensa/cache.h
4 * This file is subject to the terms and conditions of the GNU General Public
5 * License. See the file "COPYING" in the main directory of this archive
6 * for more details.
8 * (C) 2001 - 2005 Tensilica Inc.
9 */
11 #ifndef _XTENSA_CACHE_H
12 #define _XTENSA_CACHE_H
14 #include <asm/core.h>
16 #define L1_CACHE_SHIFT XCHAL_DCACHE_LINEWIDTH
17 #define L1_CACHE_BYTES XCHAL_DCACHE_LINESIZE
18 #define SMP_CACHE_BYTES L1_CACHE_BYTES
20 #define DCACHE_WAY_SIZE (XCHAL_DCACHE_SIZE/XCHAL_DCACHE_WAYS)
21 #define ICACHE_WAY_SIZE (XCHAL_ICACHE_SIZE/XCHAL_ICACHE_WAYS)
22 #define DCACHE_WAY_SHIFT (XCHAL_DCACHE_SETWIDTH + XCHAL_DCACHE_LINEWIDTH)
23 #define ICACHE_WAY_SHIFT (XCHAL_ICACHE_SETWIDTH + XCHAL_ICACHE_LINEWIDTH)
25 /* Maximum cache size per way. */
26 #if DCACHE_WAY_SIZE >= ICACHE_WAY_SIZE
27 # define CACHE_WAY_SIZE DCACHE_WAY_SIZE
28 #else
29 # define CACHE_WAY_SIZE ICACHE_WAY_SIZE
30 #endif
32 #define ARCH_DMA_MINALIGN L1_CACHE_BYTES
35 * R/O after init is actually writable, it cannot go to .rodata
36 * according to vmlinux linker script.
38 #define __ro_after_init __read_mostly
40 #endif /* _XTENSA_CACHE_H */